blob: 23bbdcccacf796736d83195b06294ae83294b63d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070018#include <fdt_support.h>
Simon Glassa7b51302019-11-14 12:57:46 -070019#include <init.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010020#include <ioports.h>
21#include <mpc83xx.h>
22#include <i2c.h>
23#include <miiphy.h>
24#include <asm/io.h>
25#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010026#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010027#include <pci.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090028#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020029#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010030
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010031#include "../common/common.h"
32
Simon Glass39f90ba2017-03-31 08:40:25 -060033DECLARE_GLOBAL_DATA_PTR;
34
Valentin Longchampf2893a92015-02-10 17:10:16 +010035static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
36
Holger Brunck02738892013-07-04 15:37:31 +020037const qe_iop_conf_t qe_iop_conf_tab[] = {
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010038 /* port pin dir open_drain assign */
Mario Six84eb4312019-01-21 09:17:28 +010039#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010040 /* MDIO */
41 {0, 1, 3, 0, 2}, /* MDIO */
42 {0, 2, 1, 0, 1}, /* MDC */
43
44 /* UCC4 - UEC */
45 {1, 14, 1, 0, 1}, /* TxD0 */
46 {1, 15, 1, 0, 1}, /* TxD1 */
47 {1, 20, 2, 0, 1}, /* RxD0 */
48 {1, 21, 2, 0, 1}, /* RxD1 */
49 {1, 18, 1, 0, 1}, /* TX_EN */
50 {1, 26, 2, 0, 1}, /* RX_DV */
51 {1, 27, 2, 0, 1}, /* RX_ER */
52 {1, 24, 2, 0, 1}, /* COL */
53 {1, 25, 2, 0, 1}, /* CRS */
54 {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
55 {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
56
57 /* DUART - UART2 */
58 {5, 0, 1, 0, 2}, /* UART2_SOUT */
59 {5, 2, 1, 0, 1}, /* UART2_RTS */
60 {5, 3, 2, 0, 2}, /* UART2_SIN */
61 {5, 1, 2, 0, 3}, /* UART2_CTS */
Mario Sixb2e701c2019-01-21 09:17:24 +010062#elif !defined(CONFIG_ARCH_MPC8309)
Heiko Schocher466924f2010-02-18 08:08:25 +010063 /* Local Bus */
64 {0, 16, 1, 0, 3}, /* LA00 */
65 {0, 17, 1, 0, 3}, /* LA01 */
66 {0, 18, 1, 0, 3}, /* LA02 */
67 {0, 19, 1, 0, 3}, /* LA03 */
68 {0, 20, 1, 0, 3}, /* LA04 */
69 {0, 21, 1, 0, 3}, /* LA05 */
70 {0, 22, 1, 0, 3}, /* LA06 */
71 {0, 23, 1, 0, 3}, /* LA07 */
72 {0, 24, 1, 0, 3}, /* LA08 */
73 {0, 25, 1, 0, 3}, /* LA09 */
74 {0, 26, 1, 0, 3}, /* LA10 */
75 {0, 27, 1, 0, 3}, /* LA11 */
76 {0, 28, 1, 0, 3}, /* LA12 */
77 {0, 29, 1, 0, 3}, /* LA13 */
78 {0, 30, 1, 0, 3}, /* LA14 */
79 {0, 31, 1, 0, 3}, /* LA15 */
80
81 /* MDIO */
82 {3, 4, 3, 0, 2}, /* MDIO */
83 {3, 5, 1, 0, 2}, /* MDC */
84
85 /* UCC4 - UEC */
86 {1, 18, 1, 0, 1}, /* TxD0 */
87 {1, 19, 1, 0, 1}, /* TxD1 */
88 {1, 22, 2, 0, 1}, /* RxD0 */
89 {1, 23, 2, 0, 1}, /* RxD1 */
90 {1, 26, 2, 0, 1}, /* RxER */
91 {1, 28, 2, 0, 1}, /* Rx_DV */
92 {1, 30, 1, 0, 1}, /* TxEN */
93 {1, 31, 2, 0, 1}, /* CRS */
94 {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
95#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010096
97 /* END of table */
98 {0, 0, 0, 0, QE_IOP_TAB_END},
99};
100
Heiko Schocher466924f2010-02-18 08:08:25 +0100101#if defined(CONFIG_SUVD3)
102const uint upma_table[] = {
103 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
104 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
105 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
106 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
107 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
108 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
109 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
110 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
111 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
112 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
113 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
114 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
115 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
116 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
117 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
118 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
119};
120#endif
121
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000122static int piggy_present(void)
123{
124 struct km_bec_fpga __iomem *base =
125 (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
126
127 return in_8(&base->bprth) & PIGGY_PRESENT;
128}
129
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000130int ethernet_present(void)
131{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000132 return piggy_present();
133}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000134
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100135int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100136{
Heiko Schocher3a8dd212011-03-08 10:47:39 +0100137 struct km_bec_fpga *base =
138 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher466924f2010-02-18 08:08:25 +0100139#if defined(CONFIG_SUVD3)
140 immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
141 fsl_lbc_t *lbc = &immap->im_lbc;
142 u32 *mxmr = &lbc->mamr;
143#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100144
Mario Six84eb4312019-01-21 09:17:28 +0100145#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +0100146 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100147 /*
148 * Because of errata in the UCCs, we have to write to the reserved
149 * registers to slow the clocks down.
150 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100151 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +0100152 switch (svid) {
153 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100154 /*
155 * MPC8360ECE.pdf QE_ENET10 table 4:
156 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
157 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
158 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100159 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
160 break;
161 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100162 /*
163 * MPC8360ECE.pdf QE_ENET10 table 4:
164 * IMMR + 0x14AC[24:27] = 1010
165 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100166 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
167 0x00000050, 0x000000a0);
168 break;
169 }
Heiko Schocher466924f2010-02-18 08:08:25 +0100170#endif
171
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100172 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100173 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100174 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100175 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +0200176 /* enable Application Buffer */
177 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100178
Heiko Schocher466924f2010-02-18 08:08:25 +0100179#if defined(CONFIG_SUVD3)
180 /* configure UPMA for APP1 */
181 upmconfig(UPMA, (uint *) upma_table,
182 sizeof(upma_table) / sizeof(uint));
183 out_be32(mxmr, CONFIG_SYS_MAMR);
184#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100185 return 0;
186}
187
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100188int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100189{
Holger Brunck0340b6a2019-11-25 17:24:14 +0100190 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
191 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
Heiko Schocher46743182009-02-24 11:30:34 +0100192 return 0;
193}
194
Heiko Schochercfc58042010-04-26 13:07:28 +0200195int last_stage_init(void)
196{
Mario Six92e20d92019-01-21 09:17:35 +0100197#if defined(CONFIG_TARGET_KMCOGE5NE)
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200198 struct bfticu_iomap *base =
199 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
200 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
201
202 if (dip_switch != 0) {
203 /* start bootloader */
204 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600205 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200206 }
207#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200208 set_km_env();
209 return 0;
210}
211
Holger Brunck828411f2013-05-06 15:02:40 +0200212static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100213{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100214 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100215 u32 msize = 0;
216 u32 ddr_size;
217 u32 ddr_size_log2;
218
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100219 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100220 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100221 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
222 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
223 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
224 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
225 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
226 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
227 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
228 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
229 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
230 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
231 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
232 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100233 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100234
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100235 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100236 disable_addr_trans();
Mario Sixc9f92772019-01-21 09:18:15 +0100237 msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100238 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100239 msize /= (1024 * 1024);
240 if (CONFIG_SYS_DDR_SIZE != msize) {
241 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100242 (ddr_size > 1);
243 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100244 if (ddr_size & 1)
245 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100246 out_be32(&im->sysconf.ddrlaw[0].ar,
247 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
248 out_be32(&im->ddr.csbnds[0].csbnds,
249 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100250 }
251
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100252 return msize;
253}
254
Simon Glassd35f3382017-04-06 12:47:05 -0600255int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100256{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100257 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100258 u32 msize = 0;
259
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100260 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600261 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100262
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100263 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Sixc9f92772019-01-21 09:18:15 +0100264 CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100265 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100266
Peter Tysercb4731f2009-06-30 17:15:50 -0500267#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100268 /*
269 * Initialize DDR ECC byte
270 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100271 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100272#endif
273
274 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600275 gd->ram_size = msize * 1024 * 1024;
276
277 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100278}
279
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100280int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100281{
Holger Brunckb3d5f192019-11-26 19:09:02 +0100282 puts("Board: ABB " CONFIG_SYS_CONFIG_NAME);
Heiko Schocher466924f2010-02-18 08:08:25 +0100283
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000284 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100285 puts(" with PIGGY.");
286 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100287 return 0;
288}
289
Valentin Longchamp846a57a2015-11-17 10:53:38 +0100290int ft_board_setup(void *blob, bd_t *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100291{
Heiko Schocher466924f2010-02-18 08:08:25 +0100292 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600293
294 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100295}
Heiko Schocher46743182009-02-24 11:30:34 +0100296
297#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100298int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100299{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100300 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100301 return 0;
302}
303#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200304
305#if defined(CONFIG_POST)
306int post_hotkeys_pressed(void)
307{
308 int testpin = 0;
309 struct km_bec_fpga *base =
310 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
311 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
312 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
313 debug("post_hotkeys_pressed: %d\n", !testpin);
314 return testpin;
315}
316
317ulong post_word_load(void)
318{
319 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
320 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
321 return in_le32(addr);
322
323}
324void post_word_store(ulong value)
325{
326 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
327 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
328 out_le32(addr, value);
329}
330
331int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
332{
333 *vstart = CONFIG_SYS_MEMTEST_START;
334 *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
335 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
336
337 return 0;
338}
339#endif