blob: 2d7f9da3652c92d91542b828b607034dde5dc24b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chandan Nath1c959692011-10-14 02:58:22 +00002/*
3 * hardware.h
4 *
5 * hardware specific header
6 *
Matt Porter65991ec2013-03-15 10:07:03 +00007 * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath1c959692011-10-14 02:58:22 +00008 */
9
10#ifndef __AM33XX_HARDWARE_H
11#define __AM33XX_HARDWARE_H
12
Matt Porter691fbe32013-03-15 10:07:06 +000013#include <config.h>
Tom Riniee5bce42012-08-08 17:03:10 -070014#include <asm/arch/omap.h>
Matt Porter65991ec2013-03-15 10:07:03 +000015#ifdef CONFIG_AM33XX
16#include <asm/arch/hardware_am33xx.h>
TENART Antoine35c7e522013-07-02 12:05:59 +020017#elif defined(CONFIG_TI816X)
18#include <asm/arch/hardware_ti816x.h>
Lokesh Vutla83269d02013-07-30 11:36:28 +053019#elif defined(CONFIG_AM43XX)
20#include <asm/arch/hardware_am43xx.h>
Matt Porter65991ec2013-03-15 10:07:03 +000021#endif
Tom Riniee5bce42012-08-08 17:03:10 -070022
Matt Porter691fbe32013-03-15 10:07:06 +000023/*
24 * Common hardware definitions
25 */
Chandan Nath1c959692011-10-14 02:58:22 +000026
27/* DM Timer base addresses */
28#define DM_TIMER0_BASE 0x4802C000
29#define DM_TIMER1_BASE 0x4802E000
30#define DM_TIMER2_BASE 0x48040000
31#define DM_TIMER3_BASE 0x48042000
32#define DM_TIMER4_BASE 0x48044000
33#define DM_TIMER5_BASE 0x48046000
34#define DM_TIMER6_BASE 0x48048000
35#define DM_TIMER7_BASE 0x4804A000
36
37/* GPIO Base address */
38#define GPIO0_BASE 0x48032000
39#define GPIO1_BASE 0x4804C000
Chandan Nath1c959692011-10-14 02:58:22 +000040
41/* BCH Error Location Module */
42#define ELM_BASE 0x48080000
43
Chandan Nath1c959692011-10-14 02:58:22 +000044/* EMIF Base address */
45#define EMIF4_0_CFG_BASE 0x4C000000
46#define EMIF4_1_CFG_BASE 0x4D000000
Chandan Nath1c959692011-10-14 02:58:22 +000047
Chandan Nath1c959692011-10-14 02:58:22 +000048/* DDR Base address */
49#define DDR_CTRL_ADDR 0x44E10E04
50#define DDR_CONTROL_BASE_ADDR 0x44E11404
Chandan Nath1c959692011-10-14 02:58:22 +000051
52/* UART */
Landheer-Cieslak, Ronald96719862017-10-25 13:46:53 +000053#if CONFIG_CONS_INDEX == 1
54# define DEFAULT_UART_BASE UART0_BASE
55#elif CONFIG_CONS_INDEX == 2
56# define DEFAULT_UART_BASE UART1_BASE
57#elif CONFIG_CONS_INDEX == 3
58# define DEFAULT_UART_BASE UART2_BASE
59#elif CONFIG_CONS_INDEX == 4
60# define DEFAULT_UART_BASE UART3_BASE
61#elif CONFIG_CONS_INDEX == 5
62# define DEFAULT_UART_BASE UART4_BASE
63#elif CONFIG_CONS_INDEX == 6
64# define DEFAULT_UART_BASE UART5_BASE
65#endif
Chandan Nath1c959692011-10-14 02:58:22 +000066
Ilya Yanok2ebbb862012-11-06 13:06:30 +000067/* GPMC Base address */
68#define GPMC_BASE 0x50000000
69
Chandan Nath2015c382012-07-24 12:22:17 +000070/* CPSW Config space */
Matt Portere24646f2013-03-15 10:07:02 +000071#define CPSW_BASE 0x4A100000
Vaibhav Hiremath2d7da5f2012-03-08 17:15:47 +053072
Lokesh Vutla6302e532017-05-05 12:59:10 +053073/* Control status register */
74#define CTRL_CRYSTAL_FREQ_SRC_MASK (1 << 31)
75#define CTRL_CRYSTAL_FREQ_SRC_SHIFT 31
76#define CTRL_CRYSTAL_FREQ_SELECTION_MASK (0x3 << 29)
77#define CTRL_CRYSTAL_FREQ_SELECTION_SHIFT 29
78#define CTRL_SYSBOOT_15_14_MASK (0x3 << 22)
79#define CTRL_SYSBOOT_15_14_SHIFT 22
80
81#define CTRL_CRYSTAL_FREQ_SRC_SYSBOOT 0x0
82#define CTRL_CRYSTAL_FREQ_SRC_EFUSE 0x1
83
84#define NUM_CRYSTAL_FREQ 0x4
85
Heiko Schocher0b444bb2013-08-03 07:22:49 +020086int clk_get(int clk);
Chandan Nath1c959692011-10-14 02:58:22 +000087#endif /* __AM33XX_HARDWARE_H */