blob: 78ce91d08985a3ec5617fc6aeb4270b5372ab174 [file] [log] [blame]
stroese446fa1a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese446fa1a2003-09-12 08:55:18 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000021#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese446fa1a2003-09-12 08:55:18 +000022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFFF80000
24
wdenkda55c6e2004-01-20 23:12:12 +000025#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese446fa1a2003-09-12 08:55:18 +000026
stroesea9484a92004-12-16 18:05:42 +000027#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese446fa1a2003-09-12 08:55:18 +000028
stroese446fa1a2003-09-12 08:55:18 +000029#undef CONFIG_BOOTARGS
stroesea9484a92004-12-16 18:05:42 +000030#undef CONFIG_BOOTCOMMAND
31
32#define CONFIG_PREBOOT /* enable preboot variable */
stroese446fa1a2003-09-12 08:55:18 +000033
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroese446fa1a2003-09-12 08:55:18 +000035
Matthias Fuchs9ee77182007-03-07 15:32:01 +010036#undef CONFIG_HAS_ETH1
stroesea9484a92004-12-16 18:05:42 +000037
Ben Warren3a918a62008-10-27 23:50:15 -070038#define CONFIG_PPC4xx_EMAC
stroesea9484a92004-12-16 18:05:42 +000039#define CONFIG_MII 1 /* MII PHY management */
40#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000041#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +020042#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
stroesea9484a92004-12-16 18:05:42 +000043
44#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese446fa1a2003-09-12 08:55:18 +000045
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050046/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050047 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050054/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050055 * Command line configuration.
56 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050057#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050058#define CONFIG_CMD_NAND
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050059
stroesea9484a92004-12-16 18:05:42 +000060#define CONFIG_SUPPORT_VFAT
61
wdenkda55c6e2004-01-20 23:12:12 +000062#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese446fa1a2003-09-12 08:55:18 +000063
wdenkda55c6e2004-01-20 23:12:12 +000064#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese446fa1a2003-09-12 08:55:18 +000066
wdenkda55c6e2004-01-20 23:12:12 +000067#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese446fa1a2003-09-12 08:55:18 +000068
69/*
70 * Miscellaneous configurable options
71 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroese446fa1a2003-09-12 08:55:18 +000073
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050074#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroese446fa1a2003-09-12 08:55:18 +000076#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroese446fa1a2003-09-12 08:55:18 +000078#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroese446fa1a2003-09-12 08:55:18 +000082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroese446fa1a2003-09-12 08:55:18 +000084
stroesea9484a92004-12-16 18:05:42 +000085#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
88#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroese446fa1a2003-09-12 08:55:18 +000089
Stefan Roese3ddce572010-09-20 16:05:31 +020090#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +020091#define CONFIG_SYS_NS16550_SERIAL
92#define CONFIG_SYS_NS16550_REG_SIZE 1
93#define CONFIG_SYS_NS16550_CLK get_serial_clock()
94
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_BASE_BAUD 691200
stroese446fa1a2003-09-12 08:55:18 +000097
98/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_BAUDRATE_TABLE \
stroese446fa1a2003-09-12 08:55:18 +0000100 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
101 57600, 115200, 230400, 460800, 921600 }
102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
104#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroese446fa1a2003-09-12 08:55:18 +0000105
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200106#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea9484a92004-12-16 18:05:42 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese446fa1a2003-09-12 08:55:18 +0000109
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200110/*
stroese446fa1a2003-09-12 08:55:18 +0000111 * NAND-FLASH stuff
stroese446fa1a2003-09-12 08:55:18 +0000112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsc8452fa2007-07-09 10:10:06 +0200115#define NAND_BIG_DELAY_US 25
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
118#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
119#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
120#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroese446fa1a2003-09-12 08:55:18 +0000121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
123#define CONFIG_SYS_NAND_QUIET 1
stroesea9484a92004-12-16 18:05:42 +0000124
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200125/*
stroese446fa1a2003-09-12 08:55:18 +0000126 * PCI stuff
stroese446fa1a2003-09-12 08:55:18 +0000127 */
stroesea9484a92004-12-16 18:05:42 +0000128#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
129#define PCI_HOST_FORCE 1 /* configure as pci host */
130#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese446fa1a2003-09-12 08:55:18 +0000131
Gabor Juhosb4458732013-05-30 07:06:12 +0000132#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200133#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
stroesea9484a92004-12-16 18:05:42 +0000134 /* resource configuration */
stroese446fa1a2003-09-12 08:55:18 +0000135
stroesea9484a92004-12-16 18:05:42 +0000136#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
137
138#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
stroese446fa1a2003-09-12 08:55:18 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
141#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
142#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
143#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
144#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
145#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
146#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
147#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
148#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
stroese446fa1a2003-09-12 08:55:18 +0000149
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200150/*
stroese446fa1a2003-09-12 08:55:18 +0000151 * IDE/ATA stuff
stroese446fa1a2003-09-12 08:55:18 +0000152 */
wdenkda55c6e2004-01-20 23:12:12 +0000153#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
154#undef CONFIG_IDE_LED /* no led for ide supported */
stroese446fa1a2003-09-12 08:55:18 +0000155#define CONFIG_IDE_RESET 1 /* reset for ide supported */
156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200158/* max. 1 drives per IDE bus */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
stroese446fa1a2003-09-12 08:55:18 +0000160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
162#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroese446fa1a2003-09-12 08:55:18 +0000163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
165#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
166#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroese446fa1a2003-09-12 08:55:18 +0000167
168/*
169 * For booting Linux, the board info and command line data
170 * have to be in the first 8 MB of memory, since this is
171 * the maximum mapped by the Linux kernel during initialization.
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200174
175/*
stroese446fa1a2003-09-12 08:55:18 +0000176 * FLASH organization
177 */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200178#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
stroese446fa1a2003-09-12 08:55:18 +0000179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
181#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroese446fa1a2003-09-12 08:55:18 +0000182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
184#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroese446fa1a2003-09-12 08:55:18 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
187#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
188#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
stroese446fa1a2003-09-12 08:55:18 +0000189/*
190 * The following defines are added for buggy IOP480 byte interface.
191 * All other boards should use the standard values (CPCI405 etc.)
192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
194#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
195#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroese446fa1a2003-09-12 08:55:18 +0000196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
stroese446fa1a2003-09-12 08:55:18 +0000198
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200199/*
stroese446fa1a2003-09-12 08:55:18 +0000200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroese446fa1a2003-09-12 08:55:18 +0000203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs08a2c302009-10-27 12:19:11 +0100205#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
207#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs08a2c302009-10-27 12:19:11 +0100208#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
stroese446fa1a2003-09-12 08:55:18 +0000209
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200210/*
stroese446fa1a2003-09-12 08:55:18 +0000211 * Environment Variable setup
212 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200213#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200214#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
215#define CONFIG_ENV_SIZE 0x700
stroese446fa1a2003-09-12 08:55:18 +0000216
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200217/*
218 * I2C EEPROM (24WC16) for environment
stroese446fa1a2003-09-12 08:55:18 +0000219 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_PPC4XX
222#define CONFIG_SYS_I2C_PPC4XX_CH0
223#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
224#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroese446fa1a2003-09-12 08:55:18 +0000225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
227#define CONFIG_SYS_EEPROM_WREN 1
Matthias Fuchsc8452fa2007-07-09 10:10:06 +0200228
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200229/* 24WC16 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200231/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
233#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200234 /* 16 byte page write mode using */
235 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroese446fa1a2003-09-12 08:55:18 +0000237
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200238/*
stroese446fa1a2003-09-12 08:55:18 +0000239 * External Bus Controller (EBC) Setup
240 */
Matthias Fuchsd1c60452009-10-26 09:58:45 +0100241#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
242#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200243#define DUART0_BA 0xF0000400 /* DUART Base Address */
244#define DUART1_BA 0xF0000408 /* DUART Base Address */
245#define RTC_BA 0xF0000500 /* RTC Base Address */
246#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese446fa1a2003-09-12 08:55:18 +0000248
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200249/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
250/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_EBC_PB0AP 0x92015480
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200252/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
stroese446fa1a2003-09-12 08:55:18 +0000254
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200255/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_EBC_PB1AP 0x92015480
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200257/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_EBC_PB1CR 0xF4018000
stroese446fa1a2003-09-12 08:55:18 +0000259
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200260/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
261/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_EBC_PB2AP 0x010053C0
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200263/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_EBC_PB2CR 0xF0018000
stroese446fa1a2003-09-12 08:55:18 +0000265
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200266/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
267/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_EBC_PB3AP 0x010053C0
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200269/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_EBC_PB3CR 0xF011A000
stroese446fa1a2003-09-12 08:55:18 +0000271
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200272/*
stroese446fa1a2003-09-12 08:55:18 +0000273 * FPGA stuff
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese446fa1a2003-09-12 08:55:18 +0000276
277/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_FPGA_CTRL 0x000
stroese446fa1a2003-09-12 08:55:18 +0000279
280/* FPGA Control Reg */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
282#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
283#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
stroese446fa1a2003-09-12 08:55:18 +0000284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
286#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese446fa1a2003-09-12 08:55:18 +0000287
288/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
290#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
291#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
292#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
293#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese446fa1a2003-09-12 08:55:18 +0000294
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200295/*
stroese446fa1a2003-09-12 08:55:18 +0000296 * Definitions for initial stack pointer and data area (in data cache)
297 */
298/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese446fa1a2003-09-12 08:55:18 +0000300
301/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
303#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
304#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200305#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroese446fa1a2003-09-12 08:55:18 +0000306
Wolfgang Denk0191e472010-10-26 14:34:52 +0200307#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese446fa1a2003-09-12 08:55:18 +0000309
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200310/*
stroese446fa1a2003-09-12 08:55:18 +0000311 * Definitions for GPIO setup (PPC405EP specific)
312 *
wdenkda55c6e2004-01-20 23:12:12 +0000313 * GPIO0[0] - External Bus Controller BLAST output
314 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese446fa1a2003-09-12 08:55:18 +0000315 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
316 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
317 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
318 * GPIO0[24-27] - UART0 control signal inputs/outputs
319 * GPIO0[28-29] - UART1 data signal input/output
320 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
321 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200322#define CONFIG_SYS_GPIO0_OSRL 0x00000550
323#define CONFIG_SYS_GPIO0_OSRH 0x00000110
324#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
325#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roese8cb251a2010-09-12 06:21:37 +0200327#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
stroese446fa1a2003-09-12 08:55:18 +0000329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
331#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
stroese446fa1a2003-09-12 08:55:18 +0000332
333/*
Matthias Fuchs4a073ca2008-09-02 11:36:14 +0200334 * Default speed selection (cpu_plb_opb_ebc) in MHz.
stroese446fa1a2003-09-12 08:55:18 +0000335 * This value will be set if iic boot eprom is disabled.
336 */
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200337#if 1
wdenkda55c6e2004-01-20 23:12:12 +0000338#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
339#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese446fa1a2003-09-12 08:55:18 +0000340#endif
341#if 0
wdenkda55c6e2004-01-20 23:12:12 +0000342#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
343#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese446fa1a2003-09-12 08:55:18 +0000344#endif
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200345#if 0
wdenkda55c6e2004-01-20 23:12:12 +0000346#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
347#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese446fa1a2003-09-12 08:55:18 +0000348#endif
349
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200350/*
351 * PCI OHCI controller
352 */
353#define CONFIG_USB_OHCI_NEW 1
354#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
356#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
357#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
Matthias Fuchs87bc82f2008-09-02 11:35:56 +0200358
Matthias Fuchs08a2c302009-10-27 12:19:11 +0100359/*
360 * UBI
361 */
Matthias Fuchs08a2c302009-10-27 12:19:11 +0100362#define CONFIG_RBTREE
363#define CONFIG_MTD_DEVICE
364#define CONFIG_MTD_PARTITIONS
365#define CONFIG_CMD_MTDPARTS
366#define CONFIG_LZO
367
stroese446fa1a2003-09-12 08:55:18 +0000368#endif /* __CONFIG_H */