Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 1 | /* |
| 2 | * SPI flash internal definitions |
| 3 | * |
| 4 | * Copyright (C) 2008 Atmel Corporation |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 5 | * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. |
| 6 | * |
Jagannadha Sutradharudu Teki | d145270 | 2013-10-10 22:32:55 +0530 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 10 | #ifndef _SF_INTERNAL_H_ |
| 11 | #define _SF_INTERNAL_H_ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 12 | |
Jagannadha Sutradharudu Teki | ca79986 | 2014-01-11 16:50:45 +0530 | [diff] [blame] | 13 | #define SPI_FLASH_3B_ADDR_LEN 3 |
| 14 | #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN) |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 15 | #define SPI_FLASH_16MB_BOUN 0x1000000 |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 16 | |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 17 | /* CFI Manufacture ID's */ |
| 18 | #define SPI_FLASH_CFI_MFR_SPANSION 0x01 |
| 19 | #define SPI_FLASH_CFI_MFR_STMICRO 0x20 |
Jagannadha Sutradharudu Teki | 754c73c | 2013-12-26 14:13:36 +0530 | [diff] [blame] | 20 | #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2 |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 21 | #define SPI_FLASH_CFI_MFR_WINBOND 0xef |
| 22 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 23 | /* Erase commands */ |
| 24 | #define CMD_ERASE_4K 0x20 |
| 25 | #define CMD_ERASE_32K 0x52 |
| 26 | #define CMD_ERASE_CHIP 0xc7 |
| 27 | #define CMD_ERASE_64K 0xd8 |
| 28 | |
| 29 | /* Write commands */ |
Mike Frysinger | 1302bec | 2012-01-28 16:26:03 -0800 | [diff] [blame] | 30 | #define CMD_WRITE_STATUS 0x01 |
Mike Frysinger | 301e9b4 | 2011-04-25 06:58:29 +0000 | [diff] [blame] | 31 | #define CMD_PAGE_PROGRAM 0x02 |
Mike Frysinger | 7911211 | 2011-04-25 06:59:53 +0000 | [diff] [blame] | 32 | #define CMD_WRITE_DISABLE 0x04 |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 33 | #define CMD_READ_STATUS 0x05 |
Jagannadha Sutradharudu Teki | e0ebabc | 2014-01-11 15:13:11 +0530 | [diff] [blame] | 34 | #define CMD_QUAD_PAGE_PROGRAM 0x32 |
Mike Frysinger | b375ad9 | 2013-12-03 16:43:27 -0700 | [diff] [blame] | 35 | #define CMD_READ_STATUS1 0x35 |
Mike Frysinger | 53421bb | 2011-01-10 02:20:13 -0500 | [diff] [blame] | 36 | #define CMD_WRITE_ENABLE 0x06 |
Jagannadha Sutradharudu Teki | f3b2dd8 | 2013-10-07 19:34:56 +0530 | [diff] [blame] | 37 | #define CMD_READ_CONFIG 0x35 |
| 38 | #define CMD_FLAG_STATUS 0x70 |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 39 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 40 | /* Read commands */ |
| 41 | #define CMD_READ_ARRAY_SLOW 0x03 |
| 42 | #define CMD_READ_ARRAY_FAST 0x0b |
Jagannadha Sutradharudu Teki | 02eee9a | 2014-01-11 15:10:28 +0530 | [diff] [blame] | 43 | #define CMD_READ_DUAL_OUTPUT_FAST 0x3b |
| 44 | #define CMD_READ_DUAL_IO_FAST 0xbb |
Jagannadha Sutradharudu Teki | e0ebabc | 2014-01-11 15:13:11 +0530 | [diff] [blame] | 45 | #define CMD_READ_QUAD_OUTPUT_FAST 0x6b |
Jagannadha Sutradharudu Teki | 4546230 | 2013-12-24 15:24:31 +0530 | [diff] [blame] | 46 | #define CMD_READ_QUAD_IO_FAST 0xeb |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 47 | #define CMD_READ_ID 0x9f |
Jagannadha Sutradharudu Teki | 29d70c9 | 2013-06-19 15:37:09 +0530 | [diff] [blame] | 48 | |
Jagannadha Sutradharudu Teki | ce08a71 | 2013-06-19 15:31:23 +0530 | [diff] [blame] | 49 | /* Bank addr access commands */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 50 | #ifdef CONFIG_SPI_FLASH_BAR |
Jagannadha Sutradharudu Teki | c6d173d | 2013-06-19 15:33:58 +0530 | [diff] [blame] | 51 | # define CMD_BANKADDR_BRWR 0x17 |
| 52 | # define CMD_BANKADDR_BRRD 0x16 |
| 53 | # define CMD_EXTNADDR_WREAR 0xC5 |
| 54 | # define CMD_EXTNADDR_RDEAR 0xC8 |
| 55 | #endif |
Jagannadha Sutradharudu Teki | ce08a71 | 2013-06-19 15:31:23 +0530 | [diff] [blame] | 56 | |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 57 | /* Common status */ |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 58 | #define STATUS_WIP (1 << 0) |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 59 | #define STATUS_QEB_WINSPAN (1 << 1) |
Jagannadha Sutradharudu Teki | 754c73c | 2013-12-26 14:13:36 +0530 | [diff] [blame] | 60 | #define STATUS_QEB_MXIC (1 << 6) |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 61 | #define STATUS_PEC (1 << 7) |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 62 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 63 | /* Flash timeout values */ |
| 64 | #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ) |
| 65 | #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ) |
| 66 | #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ) |
| 67 | |
| 68 | /* SST specific */ |
| 69 | #ifdef CONFIG_SPI_FLASH_SST |
| 70 | # define SST_WP 0x01 /* Supports AAI word program */ |
Jagannadha Sutradharudu Teki | f3b2dd8 | 2013-10-07 19:34:56 +0530 | [diff] [blame] | 71 | # define CMD_SST_BP 0x02 /* Byte Program */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 72 | # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */ |
| 73 | |
| 74 | int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len, |
| 75 | const void *buf); |
| 76 | #endif |
| 77 | |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 78 | /* Send a single-byte command to the device and read the response */ |
| 79 | int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len); |
| 80 | |
| 81 | /* |
| 82 | * Send a multi-byte command to the device and read the response. Used |
| 83 | * for flash array reads, etc. |
| 84 | */ |
| 85 | int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd, |
| 86 | size_t cmd_len, void *data, size_t data_len); |
| 87 | |
| 88 | /* |
| 89 | * Send a multi-byte command to the device followed by (optional) |
| 90 | * data. Used for programming the flash array, etc. |
| 91 | */ |
| 92 | int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len, |
| 93 | const void *data, size_t data_len); |
| 94 | |
Mike Frysinger | 301e9b4 | 2011-04-25 06:58:29 +0000 | [diff] [blame] | 95 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 96 | /* Flash erase(sectors) operation, support all possible erase commands */ |
| 97 | int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len); |
Jagannadha Sutradharudu Teki | 0803242 | 2013-10-02 19:34:53 +0530 | [diff] [blame] | 98 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 99 | /* Read the status register */ |
| 100 | int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs); |
| 101 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 102 | /* Program the status register */ |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 103 | int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws); |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 104 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 105 | /* Read the config register */ |
| 106 | int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc); |
Jagannadha Sutradharudu Teki | 754c73c | 2013-12-26 14:13:36 +0530 | [diff] [blame] | 107 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 108 | /* Program the config register */ |
| 109 | int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc); |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 110 | |
| 111 | /* Enable writing on the SPI flash */ |
Mike Frysinger | 8ec7f4c | 2011-04-23 23:05:55 +0000 | [diff] [blame] | 112 | static inline int spi_flash_cmd_write_enable(struct spi_flash *flash) |
| 113 | { |
| 114 | return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0); |
| 115 | } |
| 116 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 117 | /* Disable writing on the SPI flash */ |
Mike Frysinger | 7911211 | 2011-04-25 06:59:53 +0000 | [diff] [blame] | 118 | static inline int spi_flash_cmd_write_disable(struct spi_flash *flash) |
| 119 | { |
| 120 | return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0); |
| 121 | } |
| 122 | |
| 123 | /* |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 124 | * Send the read status command to the device and wait for the wip |
| 125 | * (write-in-progress) bit to clear itself. |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 126 | */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 127 | int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout); |
| 128 | |
Jagannadha Sutradharudu Teki | dc78b85 | 2013-06-21 19:19:00 +0530 | [diff] [blame] | 129 | /* |
| 130 | * Used for spi_flash write operation |
| 131 | * - SPI claim |
| 132 | * - spi_flash_cmd_write_enable |
| 133 | * - spi_flash_cmd_write |
| 134 | * - spi_flash_cmd_wait_ready |
| 135 | * - SPI release |
| 136 | */ |
| 137 | int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd, |
| 138 | size_t cmd_len, const void *buf, size_t buf_len); |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 139 | |
| 140 | /* |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 141 | * Flash write operation, support all possible write commands. |
| 142 | * Write the requested data out breaking it up into multiple write |
| 143 | * commands as needed per the write size. |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 144 | */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 145 | int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset, |
| 146 | size_t len, const void *buf); |
| 147 | |
| 148 | /* |
| 149 | * Same as spi_flash_cmd_read() except it also claims/releases the SPI |
| 150 | * bus. Used as common part of the ->read() operation. |
| 151 | */ |
| 152 | int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd, |
| 153 | size_t cmd_len, void *data, size_t data_len); |
| 154 | |
| 155 | /* Flash read operation, support all possible read commands */ |
| 156 | int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset, |
| 157 | size_t len, void *data); |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 158 | |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 159 | #endif /* _SF_INTERNAL_H_ */ |