blob: c100a411b2dcf39f16811161014979e61c72df7d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Pop69c925f2008-05-08 18:52:23 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop69c925f2008-05-08 18:52:23 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * Configuation settings for the AT91SAM9263EK board.
Stelian Pop69c925f2008-05-08 18:52:23 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Xu, Hong504e4e12011-06-10 21:31:26 +000015/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19#include <asm/hardware.h>
20
Stelian Pop69c925f2008-05-08 18:52:23 +020021/* ARM asynchronous clock */
Xu, Hong504e4e12011-06-10 21:31:26 +000022#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
23#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Stelian Pop69c925f2008-05-08 18:52:23 +020024
Stelian Pop69c925f2008-05-08 18:52:23 +020025/*
26 * Hardware drivers
27 */
Stelian Pop69c925f2008-05-08 18:52:23 +020028
Stelian Pope068a9b2008-05-08 14:52:31 +020029/* LCD */
Stelian Pope068a9b2008-05-08 14:52:31 +020030#define LCD_BPP LCD_COLOR8
Stelian Pope068a9b2008-05-08 14:52:31 +020031
Stelian Pop69c925f2008-05-08 18:52:23 +020032/* SDRAM */
Xu, Hong504e4e12011-06-10 21:31:26 +000033#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
34#define CONFIG_SYS_SDRAM_SIZE 0x04000000
35
Tom Rini4ddbade2022-05-25 12:16:03 -040036#define CONFIG_SYS_INIT_RAM_SIZE (16 * 1024)
37#define CONFIG_SYS_INIT_RAM_ADDR ATMEL_BASE_SRAM1
Stelian Pop69c925f2008-05-08 18:52:23 +020038
Stelian Pop69c925f2008-05-08 18:52:23 +020039/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020040#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020041#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
43#define CONFIG_SYS_MAX_FLASH_SECT 256
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020044
45#define CONFIG_SYS_MONITOR_SEC 1:0-3
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020046#define CONFIG_SYS_MONITOR_LEN (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020047
48/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020049
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020050#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasutfd5ba892012-09-23 17:41:23 +020051 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020052 "update=" \
53 "protect off ${monitor_base} +${filesize};" \
54 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann46a8ab72012-06-28 02:32:32 +000055 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020056 "protect on ${monitor_base} +${filesize}\0"
57
58#ifndef CONFIG_SKIP_LOWLEVEL_INIT
59#define MASTER_PLL_MUL 171
60#define MASTER_PLL_DIV 14
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010061#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020062
63/* clocks */
64#define CONFIG_SYS_MOR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010065 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
66#define CONFIG_SYS_PLLAR_VAL \
67 (AT91_PMC_PLLAR_29 | \
68 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
69 AT91_PMC_PLLXR_PLLCOUNT(63) | \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +020070 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010071 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020072
73/* PCK/2 = MCK Master Clock from PLLA */
74#define CONFIG_SYS_MCKR1_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010075 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
76 AT91_PMC_MCKR_MDIV_2)
77
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020078/* PCK/2 = MCK Master Clock from PLLA */
79#define CONFIG_SYS_MCKR2_VAL \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +020080 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010081 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020082
83/* define PDC[31:16] as DATA[31:16] */
84#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
85/* no pull-up for D[31:16] */
86#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
87/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010088#define CONFIG_SYS_MATRIX_EBICSA_VAL \
89 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
90 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020091
92/* SDRAM */
93/* SDRAMC_MR Mode register */
94#define CONFIG_SYS_SDRC_MR_VAL1 0
95/* SDRAMC_TR - Refresh Timer register */
96#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
97/* SDRAMC_CR - Configuration register*/
98#define CONFIG_SYS_SDRC_CR_VAL \
99 (AT91_SDRAMC_NC_9 | \
100 AT91_SDRAMC_NR_13 | \
101 AT91_SDRAMC_NB_4 | \
102 AT91_SDRAMC_CAS_3 | \
103 AT91_SDRAMC_DBW_32 | \
104 (1 << 8) | /* Write Recovery Delay */ \
105 (7 << 12) | /* Row Cycle Delay */ \
106 (2 << 16) | /* Row Precharge Delay */ \
107 (2 << 20) | /* Row to Column Delay */ \
108 (5 << 24) | /* Active to Precharge Delay */ \
109 (1 << 28)) /* Exit Self Refresh to Active Delay */
110
111/* Memory Device Register -> SDRAM */
112#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
113#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
114#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
115#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
116#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
117#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
118#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
119#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
120#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
121#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
122#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
123#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
124#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
125#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
126#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
127#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
128#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
129#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
130
131/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100132#define CONFIG_SYS_SMC0_SETUP0_VAL \
133 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
134 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
135#define CONFIG_SYS_SMC0_PULSE0_VAL \
136 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
137 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200138#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100139 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200140#define CONFIG_SYS_SMC0_MODE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100141 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
142 AT91_SMC_MODE_DBW_16 | \
143 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200144
145/* user reset enable */
146#define CONFIG_SYS_RSTC_RMR_VAL \
147 (AT91_RSTC_KEY | \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100148 AT91_RSTC_MR_URSTEN | \
149 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200150
151/* Disable Watchdog */
152#define CONFIG_SYS_WDTC_WDMR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100153 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
154 AT91_WDT_MR_WDV(0xfff) | \
155 AT91_WDT_MR_WDDIS | \
156 AT91_WDT_MR_WDD(0xfff))
157
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200158#endif
Simon Glassfb64e362020-05-10 11:40:09 -0600159#include <linux/stringify.h>
Stelian Pop69c925f2008-05-08 18:52:23 +0200160#endif
161
162/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100163#ifdef CONFIG_CMD_NAND
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000165#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100167/* our ALE is AD21 */
168#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
169/* our CLE is AD22 */
170#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Xu, Hong504e4e12011-06-10 21:31:26 +0000171#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
172#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100173#endif
Stelian Pop69c925f2008-05-08 18:52:23 +0200174
Stelian Pop69c925f2008-05-08 18:52:23 +0200175/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +0100176#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800177#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Stelian Pop69c925f2008-05-08 18:52:23 +0200178#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
180#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
181#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
182#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop69c925f2008-05-08 18:52:23 +0200183
Stelian Pop69c925f2008-05-08 18:52:23 +0200184#endif