blob: 0098997c0cd9bf0f349c07b5145473328d5e9b5f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -07002/*
3 * TI PHY drivers
4 *
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -07005 */
6#include <common.h>
7#include <phy.h>
Simon Glassd66c5f72020-02-03 07:36:15 -07008#include <dm/devres.h>
Dan Murphy83fbd0a2016-05-02 15:45:59 -05009#include <linux/compat.h>
10#include <malloc.h>
11
Dan Murphy83fbd0a2016-05-02 15:45:59 -050012#include <dm.h>
13#include <dt-bindings/net/ti-dp83867.h>
14
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070015
16/* TI DP83867 */
17#define DP83867_DEVADDR 0x1f
18
19#define MII_DP83867_PHYCTRL 0x10
20#define MII_DP83867_MICR 0x12
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053021#define MII_DP83867_CFG2 0x14
22#define MII_DP83867_BISCR 0x16
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070023#define DP83867_CTRL 0x1f
24
25/* Extended Registers */
Murali Karicheri9b050762018-06-28 14:26:34 -050026#define DP83867_CFG4 0x0031
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070027#define DP83867_RGMIICTL 0x0032
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020028#define DP83867_STRAP_STS1 0x006E
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020029#define DP83867_STRAP_STS2 0x006f
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070030#define DP83867_RGMIIDCTL 0x0086
Mugunthan V N5b6b18e2017-01-24 11:15:40 -060031#define DP83867_IO_MUX_CFG 0x0170
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070032
33#define DP83867_SW_RESET BIT(15)
34#define DP83867_SW_RESTART BIT(14)
35
36/* MICR Interrupt bits */
37#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
38#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
39#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
40#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
41#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
42#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
43#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
44#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
45#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
46#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
47#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
48#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
49
50/* RGMIICTL bits */
51#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
52#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
53
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020054/* STRAP_STS1 bits */
55#define DP83867_STRAP_STS1_RESERVED BIT(11)
56
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020057/* STRAP_STS2 bits */
58#define DP83867_STRAP_STS2_CLK_SKEW_TX_MASK GENMASK(6, 4)
59#define DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT 4
60#define DP83867_STRAP_STS2_CLK_SKEW_RX_MASK GENMASK(2, 0)
61#define DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT 0
62#define DP83867_STRAP_STS2_CLK_SKEW_NONE BIT(2)
63
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070064/* PHY CTRL bits */
65#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
Grygorii Strashko78492a22019-11-18 23:04:46 +020066#define DP83867_PHYCR_FIFO_DEPTH_MASK GENMASK(15, 14)
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020067#define DP83867_PHYCR_RESERVED_MASK BIT(11)
Michal Simekc7f95ed2020-02-06 15:59:23 +010068#define DP83867_PHYCR_FORCE_LINK_GOOD BIT(10)
Michal Simekf6459152015-10-19 10:43:30 +020069#define DP83867_MDI_CROSSOVER 5
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053070#define DP83867_MDI_CROSSOVER_MDIX 2
71#define DP83867_PHYCTRL_SGMIIEN 0x0800
72#define DP83867_PHYCTRL_RXFIFO_SHIFT 12
73#define DP83867_PHYCTRL_TXFIFO_SHIFT 14
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070074
75/* RGMIIDCTL bits */
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020076#define DP83867_RGMII_TX_CLK_DELAY_MAX 0xf
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070077#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020078#define DP83867_RGMII_RX_CLK_DELAY_MAX 0xf
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070079
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053080/* CFG2 bits */
81#define MII_DP83867_CFG2_SPEEDOPT_10EN 0x0040
82#define MII_DP83867_CFG2_SGMII_AUTONEGEN 0x0080
83#define MII_DP83867_CFG2_SPEEDOPT_ENH 0x0100
84#define MII_DP83867_CFG2_SPEEDOPT_CNT 0x0800
85#define MII_DP83867_CFG2_SPEEDOPT_INTLOW 0x2000
86#define MII_DP83867_CFG2_MASK 0x003F
87
Dan Murphy83fbd0a2016-05-02 15:45:59 -050088/* User setting - can be taken from DTS */
Dan Murphy83fbd0a2016-05-02 15:45:59 -050089#define DEFAULT_FIFO_DEPTH DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
90
Mugunthan V N5b6b18e2017-01-24 11:15:40 -060091/* IO_MUX_CFG bits */
92#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
93
94#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
95#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
Grygorii Strashko1c35b572019-11-18 23:04:43 +020096#define DP83867_IO_MUX_CFG_CLK_O_DISABLE BIT(6)
Janine Hagemann1c2ba092018-08-28 08:25:39 +020097#define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
98#define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK \
99 GENMASK(0x1f, DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT)
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600100
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200101/* CFG4 bits */
102#define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
103
104enum {
105 DP83867_PORT_MIRRORING_KEEP,
106 DP83867_PORT_MIRRORING_EN,
107 DP83867_PORT_MIRRORING_DIS,
108};
109
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500110struct dp83867_private {
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200111 u32 rx_id_delay;
112 u32 tx_id_delay;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500113 int fifo_depth;
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600114 int io_impedance;
Murali Karicheri9b050762018-06-28 14:26:34 -0500115 bool rxctrl_strap_quirk;
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200116 int port_mirroring;
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200117 bool set_clk_output;
Trent Piephob0a86e52019-05-10 17:49:08 +0000118 unsigned int clk_output_sel;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500119};
120
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200121static int dp83867_config_port_mirroring(struct phy_device *phydev)
122{
123 struct dp83867_private *dp83867 =
124 (struct dp83867_private *)phydev->priv;
125 u16 val;
126
Carlo Caionea8abcff2019-02-08 17:25:07 +0000127 val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200128
129 if (dp83867->port_mirroring == DP83867_PORT_MIRRORING_EN)
130 val |= DP83867_CFG4_PORT_MIRROR_EN;
131 else
132 val &= ~DP83867_CFG4_PORT_MIRROR_EN;
133
Carlo Caionea8abcff2019-02-08 17:25:07 +0000134 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200135
136 return 0;
137}
138
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500139#if defined(CONFIG_DM_ETH)
140/**
141 * dp83867_data_init - Convenience function for setting PHY specific data
142 *
143 * @phydev: the phy_device struct
144 */
145static int dp83867_of_init(struct phy_device *phydev)
146{
147 struct dp83867_private *dp83867 = phydev->priv;
Grygorii Strashko00e2c242018-07-05 12:02:49 -0500148 ofnode node;
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200149 int ret;
Janine Hagemann1c2ba092018-08-28 08:25:39 +0200150
Michal Simek8e102a82019-03-16 12:43:17 +0100151 node = phy_get_ofnode(phydev);
152 if (!ofnode_valid(node))
153 return -EINVAL;
154
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200155 /* Optional configuration */
156 ret = ofnode_read_u32(node, "ti,clk-output-sel",
157 &dp83867->clk_output_sel);
158 /* If not set, keep default */
159 if (!ret) {
160 dp83867->set_clk_output = true;
161 /* Valid values are 0 to DP83867_CLK_O_SEL_REF_CLK or
162 * DP83867_CLK_O_SEL_OFF.
163 */
164 if (dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK &&
165 dp83867->clk_output_sel != DP83867_CLK_O_SEL_OFF) {
166 pr_debug("ti,clk-output-sel value %u out of range\n",
167 dp83867->clk_output_sel);
168 return -EINVAL;
169 }
170 }
Grygorii Strashko00e2c242018-07-05 12:02:49 -0500171
Grygorii Strashko9df35052018-06-28 14:26:35 -0500172 if (ofnode_read_bool(node, "ti,max-output-impedance"))
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600173 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
Grygorii Strashko9df35052018-06-28 14:26:35 -0500174 else if (ofnode_read_bool(node, "ti,min-output-impedance"))
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600175 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
176 else
177 dp83867->io_impedance = -EINVAL;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500178
Grygorii Strashko9df35052018-06-28 14:26:35 -0500179 if (ofnode_read_bool(node, "ti,dp83867-rxctrl-strap-quirk"))
Murali Karicheri9b050762018-06-28 14:26:34 -0500180 dp83867->rxctrl_strap_quirk = true;
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200181
182 /* Existing behavior was to use default pin strapping delay in rgmii
183 * mode, but rgmii should have meant no delay. Warn existing users.
184 */
185 if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
186 u16 val = phy_read_mmd(phydev, DP83867_DEVADDR,
187 DP83867_STRAP_STS2);
188 u16 txskew = (val & DP83867_STRAP_STS2_CLK_SKEW_TX_MASK) >>
189 DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT;
190 u16 rxskew = (val & DP83867_STRAP_STS2_CLK_SKEW_RX_MASK) >>
191 DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500192
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200193 if (txskew != DP83867_STRAP_STS2_CLK_SKEW_NONE ||
194 rxskew != DP83867_STRAP_STS2_CLK_SKEW_NONE)
195 pr_warn("PHY has delays via pin strapping, but phy-mode = 'rgmii'\n"
196 "Should be 'rgmii-id' to use internal delays\n");
197 }
198
199 /* RX delay *must* be specified if internal delay of RX is used. */
200 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
201 phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
202 ret = ofnode_read_u32(node, "ti,rx-internal-delay",
203 &dp83867->rx_id_delay);
204 if (ret) {
205 pr_debug("ti,rx-internal-delay must be specified\n");
206 return ret;
207 }
208 if (dp83867->rx_id_delay > DP83867_RGMII_RX_CLK_DELAY_MAX) {
209 pr_debug("ti,rx-internal-delay value of %u out of range\n",
210 dp83867->rx_id_delay);
211 return -EINVAL;
212 }
213 }
214
215 /* TX delay *must* be specified if internal delay of RX is used. */
216 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
217 phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
218 ret = ofnode_read_u32(node, "ti,tx-internal-delay",
219 &dp83867->tx_id_delay);
220 if (ret) {
221 debug("ti,tx-internal-delay must be specified\n");
222 return ret;
223 }
224 if (dp83867->tx_id_delay > DP83867_RGMII_TX_CLK_DELAY_MAX) {
225 pr_debug("ti,tx-internal-delay value of %u out of range\n",
226 dp83867->tx_id_delay);
227 return -EINVAL;
228 }
229 }
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500230
Grygorii Strashko9df35052018-06-28 14:26:35 -0500231 dp83867->fifo_depth = ofnode_read_u32_default(node, "ti,fifo-depth",
Trent Piepho19d7aee2019-05-09 19:41:51 +0000232 DEFAULT_FIFO_DEPTH);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200233 if (ofnode_read_bool(node, "enet-phy-lane-swap"))
234 dp83867->port_mirroring = DP83867_PORT_MIRRORING_EN;
235
236 if (ofnode_read_bool(node, "enet-phy-lane-no-swap"))
237 dp83867->port_mirroring = DP83867_PORT_MIRRORING_DIS;
238
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500239 return 0;
240}
241#else
242static int dp83867_of_init(struct phy_device *phydev)
243{
244 struct dp83867_private *dp83867 = phydev->priv;
245
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200246 dp83867->rx_id_delay = DP83867_RGMIIDCTL_2_25_NS;
247 dp83867->tx_id_delay = DP83867_RGMIIDCTL_2_75_NS;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500248 dp83867->fifo_depth = DEFAULT_FIFO_DEPTH;
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600249 dp83867->io_impedance = -EINVAL;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500250
251 return 0;
252}
253#endif
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700254
255static int dp83867_config(struct phy_device *phydev)
256{
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500257 struct dp83867_private *dp83867;
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530258 unsigned int val, delay, cfg2;
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200259 int ret, bs;
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700260
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200261 dp83867 = (struct dp83867_private *)phydev->priv;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500262
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200263 ret = dp83867_of_init(phydev);
264 if (ret)
265 return ret;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500266
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700267 /* Restart the PHY. */
268 val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
269 phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
270 val | DP83867_SW_RESTART);
271
Murali Karicheri9b050762018-06-28 14:26:34 -0500272 /* Mode 1 or 2 workaround */
273 if (dp83867->rxctrl_strap_quirk) {
Carlo Caionea8abcff2019-02-08 17:25:07 +0000274 val = phy_read_mmd(phydev, DP83867_DEVADDR,
275 DP83867_CFG4);
Murali Karicheri9b050762018-06-28 14:26:34 -0500276 val &= ~BIT(7);
Carlo Caionea8abcff2019-02-08 17:25:07 +0000277 phy_write_mmd(phydev, DP83867_DEVADDR,
278 DP83867_CFG4, val);
Murali Karicheri9b050762018-06-28 14:26:34 -0500279 }
280
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700281 if (phy_interface_is_rgmii(phydev)) {
Grygorii Strashko78492a22019-11-18 23:04:46 +0200282 val = phy_read(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL);
283 if (val < 0)
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500284 goto err_out;
Grygorii Strashko78492a22019-11-18 23:04:46 +0200285 val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
286 val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200287
Michal Simekc7f95ed2020-02-06 15:59:23 +0100288 /* Do not force link good */
289 val &= ~DP83867_PHYCR_FORCE_LINK_GOOD;
290
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200291 /* The code below checks if "port mirroring" N/A MODE4 has been
292 * enabled during power on bootstrap.
293 *
294 * Such N/A mode enabled by mistake can put PHY IC in some
295 * internal testing mode and disable RGMII transmission.
296 *
297 * In this particular case one needs to check STRAP_STS1
298 * register's bit 11 (marked as RESERVED).
299 */
300
Grygorii Strashko78492a22019-11-18 23:04:46 +0200301 bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
302 if (bs & DP83867_STRAP_STS1_RESERVED)
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200303 val &= ~DP83867_PHYCR_RESERVED_MASK;
Grygorii Strashko78492a22019-11-18 23:04:46 +0200304
305 ret = phy_write(phydev, MDIO_DEVAD_NONE,
306 MII_DP83867_PHYCTRL, val);
307
308 val = phy_read_mmd(phydev, DP83867_DEVADDR,
309 DP83867_RGMIICTL);
310
311 val &= ~(DP83867_RGMII_TX_CLK_DELAY_EN |
312 DP83867_RGMII_RX_CLK_DELAY_EN);
313 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
314 val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
315 DP83867_RGMII_RX_CLK_DELAY_EN);
316
317 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
318 val |= DP83867_RGMII_TX_CLK_DELAY_EN;
319
320 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
321 val |= DP83867_RGMII_RX_CLK_DELAY_EN;
322
323 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
324
325 delay = (dp83867->rx_id_delay |
326 (dp83867->tx_id_delay <<
327 DP83867_RGMII_TX_CLK_DELAY_SHIFT));
328
329 phy_write_mmd(phydev, DP83867_DEVADDR,
330 DP83867_RGMIIDCTL, delay);
331 }
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200332
Grygorii Strashko78492a22019-11-18 23:04:46 +0200333 if (phy_interface_is_sgmii(phydev)) {
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530334 phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
335 (BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
336
337 cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
338 cfg2 &= MII_DP83867_CFG2_MASK;
339 cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
340 MII_DP83867_CFG2_SGMII_AUTONEGEN |
341 MII_DP83867_CFG2_SPEEDOPT_ENH |
342 MII_DP83867_CFG2_SPEEDOPT_CNT |
343 MII_DP83867_CFG2_SPEEDOPT_INTLOW);
344 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
345
Carlo Caionea8abcff2019-02-08 17:25:07 +0000346 phy_write_mmd(phydev, DP83867_DEVADDR,
347 DP83867_RGMIICTL, 0x0);
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530348
349 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
350 DP83867_PHYCTRL_SGMIIEN |
351 (DP83867_MDI_CROSSOVER_MDIX <<
352 DP83867_MDI_CROSSOVER) |
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500353 (dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
354 (dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530355 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700356 }
357
Grygorii Strashko38432512019-11-18 23:04:45 +0200358 if (dp83867->io_impedance >= 0) {
359 val = phy_read_mmd(phydev,
360 DP83867_DEVADDR,
361 DP83867_IO_MUX_CFG);
362 val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
363 val |= dp83867->io_impedance &
364 DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
365 phy_write_mmd(phydev, DP83867_DEVADDR,
366 DP83867_IO_MUX_CFG, val);
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700367 }
368
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200369 if (dp83867->port_mirroring != DP83867_PORT_MIRRORING_KEEP)
370 dp83867_config_port_mirroring(phydev);
371
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200372 /* Clock output selection if muxing property is set */
373 if (dp83867->set_clk_output) {
374 val = phy_read_mmd(phydev, DP83867_DEVADDR,
375 DP83867_IO_MUX_CFG);
376
377 if (dp83867->clk_output_sel == DP83867_CLK_O_SEL_OFF) {
378 val |= DP83867_IO_MUX_CFG_CLK_O_DISABLE;
379 } else {
380 val &= ~(DP83867_IO_MUX_CFG_CLK_O_SEL_MASK |
381 DP83867_IO_MUX_CFG_CLK_O_DISABLE);
382 val |= dp83867->clk_output_sel <<
383 DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT;
384 }
385 phy_write_mmd(phydev, DP83867_DEVADDR,
386 DP83867_IO_MUX_CFG, val);
387 }
388
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700389 genphy_config_aneg(phydev);
390 return 0;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500391
392err_out:
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500393 return ret;
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700394}
395
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200396static int dp83867_probe(struct phy_device *phydev)
397{
398 struct dp83867_private *dp83867;
399
400 dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
401 if (!dp83867)
402 return -ENOMEM;
403
404 phydev->priv = dp83867;
405 return 0;
406}
407
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700408static struct phy_driver DP83867_driver = {
409 .name = "TI DP83867",
410 .uid = 0x2000a231,
411 .mask = 0xfffffff0,
412 .features = PHY_GBIT_FEATURES,
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200413 .probe = dp83867_probe,
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700414 .config = &dp83867_config,
415 .startup = &genphy_startup,
416 .shutdown = &genphy_shutdown,
417};
418
419int phy_ti_init(void)
420{
421 phy_register(&DP83867_driver);
422 return 0;
423}