blob: 08935d9c15fccb8be842d4b1bbf2e0cbf24ae0fe [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -07002/*
3 * TI PHY drivers
4 *
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -07005 */
6#include <common.h>
7#include <phy.h>
Simon Glassd66c5f72020-02-03 07:36:15 -07008#include <dm/devres.h>
Dan Murphy83fbd0a2016-05-02 15:45:59 -05009#include <linux/compat.h>
10#include <malloc.h>
11
Dan Murphy83fbd0a2016-05-02 15:45:59 -050012#include <dm.h>
13#include <dt-bindings/net/ti-dp83867.h>
14
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070015
16/* TI DP83867 */
17#define DP83867_DEVADDR 0x1f
18
19#define MII_DP83867_PHYCTRL 0x10
20#define MII_DP83867_MICR 0x12
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053021#define MII_DP83867_CFG2 0x14
22#define MII_DP83867_BISCR 0x16
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070023#define DP83867_CTRL 0x1f
24
25/* Extended Registers */
Murali Karicheri9b050762018-06-28 14:26:34 -050026#define DP83867_CFG4 0x0031
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070027#define DP83867_RGMIICTL 0x0032
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020028#define DP83867_STRAP_STS1 0x006E
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020029#define DP83867_STRAP_STS2 0x006f
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070030#define DP83867_RGMIIDCTL 0x0086
Mugunthan V N5b6b18e2017-01-24 11:15:40 -060031#define DP83867_IO_MUX_CFG 0x0170
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070032
33#define DP83867_SW_RESET BIT(15)
34#define DP83867_SW_RESTART BIT(14)
35
36/* MICR Interrupt bits */
37#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
38#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
39#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
40#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
41#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
42#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
43#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
44#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
45#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
46#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
47#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
48#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
49
50/* RGMIICTL bits */
51#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
52#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
53
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020054/* STRAP_STS1 bits */
55#define DP83867_STRAP_STS1_RESERVED BIT(11)
56
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020057/* STRAP_STS2 bits */
58#define DP83867_STRAP_STS2_CLK_SKEW_TX_MASK GENMASK(6, 4)
59#define DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT 4
60#define DP83867_STRAP_STS2_CLK_SKEW_RX_MASK GENMASK(2, 0)
61#define DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT 0
62#define DP83867_STRAP_STS2_CLK_SKEW_NONE BIT(2)
63
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070064/* PHY CTRL bits */
65#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
Grygorii Strashko78492a22019-11-18 23:04:46 +020066#define DP83867_PHYCR_FIFO_DEPTH_MASK GENMASK(15, 14)
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +020067#define DP83867_PHYCR_RESERVED_MASK BIT(11)
Michal Simekf6459152015-10-19 10:43:30 +020068#define DP83867_MDI_CROSSOVER 5
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053069#define DP83867_MDI_CROSSOVER_MDIX 2
70#define DP83867_PHYCTRL_SGMIIEN 0x0800
71#define DP83867_PHYCTRL_RXFIFO_SHIFT 12
72#define DP83867_PHYCTRL_TXFIFO_SHIFT 14
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070073
74/* RGMIIDCTL bits */
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020075#define DP83867_RGMII_TX_CLK_DELAY_MAX 0xf
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070076#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
Grygorii Strashko5b2742c2019-11-18 23:04:44 +020077#define DP83867_RGMII_RX_CLK_DELAY_MAX 0xf
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -070078
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +053079/* CFG2 bits */
80#define MII_DP83867_CFG2_SPEEDOPT_10EN 0x0040
81#define MII_DP83867_CFG2_SGMII_AUTONEGEN 0x0080
82#define MII_DP83867_CFG2_SPEEDOPT_ENH 0x0100
83#define MII_DP83867_CFG2_SPEEDOPT_CNT 0x0800
84#define MII_DP83867_CFG2_SPEEDOPT_INTLOW 0x2000
85#define MII_DP83867_CFG2_MASK 0x003F
86
Dan Murphy83fbd0a2016-05-02 15:45:59 -050087/* User setting - can be taken from DTS */
Dan Murphy83fbd0a2016-05-02 15:45:59 -050088#define DEFAULT_FIFO_DEPTH DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
89
Mugunthan V N5b6b18e2017-01-24 11:15:40 -060090/* IO_MUX_CFG bits */
91#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
92
93#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
94#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
Grygorii Strashko1c35b572019-11-18 23:04:43 +020095#define DP83867_IO_MUX_CFG_CLK_O_DISABLE BIT(6)
Janine Hagemann1c2ba092018-08-28 08:25:39 +020096#define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
97#define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK \
98 GENMASK(0x1f, DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT)
Mugunthan V N5b6b18e2017-01-24 11:15:40 -060099
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200100/* CFG4 bits */
101#define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
102
103enum {
104 DP83867_PORT_MIRRORING_KEEP,
105 DP83867_PORT_MIRRORING_EN,
106 DP83867_PORT_MIRRORING_DIS,
107};
108
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500109struct dp83867_private {
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200110 u32 rx_id_delay;
111 u32 tx_id_delay;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500112 int fifo_depth;
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600113 int io_impedance;
Murali Karicheri9b050762018-06-28 14:26:34 -0500114 bool rxctrl_strap_quirk;
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200115 int port_mirroring;
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200116 bool set_clk_output;
Trent Piephob0a86e52019-05-10 17:49:08 +0000117 unsigned int clk_output_sel;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500118};
119
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200120static int dp83867_config_port_mirroring(struct phy_device *phydev)
121{
122 struct dp83867_private *dp83867 =
123 (struct dp83867_private *)phydev->priv;
124 u16 val;
125
Carlo Caionea8abcff2019-02-08 17:25:07 +0000126 val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200127
128 if (dp83867->port_mirroring == DP83867_PORT_MIRRORING_EN)
129 val |= DP83867_CFG4_PORT_MIRROR_EN;
130 else
131 val &= ~DP83867_CFG4_PORT_MIRROR_EN;
132
Carlo Caionea8abcff2019-02-08 17:25:07 +0000133 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200134
135 return 0;
136}
137
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500138#if defined(CONFIG_DM_ETH)
139/**
140 * dp83867_data_init - Convenience function for setting PHY specific data
141 *
142 * @phydev: the phy_device struct
143 */
144static int dp83867_of_init(struct phy_device *phydev)
145{
146 struct dp83867_private *dp83867 = phydev->priv;
Grygorii Strashko00e2c242018-07-05 12:02:49 -0500147 ofnode node;
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200148 int ret;
Janine Hagemann1c2ba092018-08-28 08:25:39 +0200149
Michal Simek8e102a82019-03-16 12:43:17 +0100150 node = phy_get_ofnode(phydev);
151 if (!ofnode_valid(node))
152 return -EINVAL;
153
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200154 /* Optional configuration */
155 ret = ofnode_read_u32(node, "ti,clk-output-sel",
156 &dp83867->clk_output_sel);
157 /* If not set, keep default */
158 if (!ret) {
159 dp83867->set_clk_output = true;
160 /* Valid values are 0 to DP83867_CLK_O_SEL_REF_CLK or
161 * DP83867_CLK_O_SEL_OFF.
162 */
163 if (dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK &&
164 dp83867->clk_output_sel != DP83867_CLK_O_SEL_OFF) {
165 pr_debug("ti,clk-output-sel value %u out of range\n",
166 dp83867->clk_output_sel);
167 return -EINVAL;
168 }
169 }
Grygorii Strashko00e2c242018-07-05 12:02:49 -0500170
Grygorii Strashko9df35052018-06-28 14:26:35 -0500171 if (ofnode_read_bool(node, "ti,max-output-impedance"))
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600172 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
Grygorii Strashko9df35052018-06-28 14:26:35 -0500173 else if (ofnode_read_bool(node, "ti,min-output-impedance"))
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600174 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
175 else
176 dp83867->io_impedance = -EINVAL;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500177
Grygorii Strashko9df35052018-06-28 14:26:35 -0500178 if (ofnode_read_bool(node, "ti,dp83867-rxctrl-strap-quirk"))
Murali Karicheri9b050762018-06-28 14:26:34 -0500179 dp83867->rxctrl_strap_quirk = true;
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200180
181 /* Existing behavior was to use default pin strapping delay in rgmii
182 * mode, but rgmii should have meant no delay. Warn existing users.
183 */
184 if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
185 u16 val = phy_read_mmd(phydev, DP83867_DEVADDR,
186 DP83867_STRAP_STS2);
187 u16 txskew = (val & DP83867_STRAP_STS2_CLK_SKEW_TX_MASK) >>
188 DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT;
189 u16 rxskew = (val & DP83867_STRAP_STS2_CLK_SKEW_RX_MASK) >>
190 DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500191
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200192 if (txskew != DP83867_STRAP_STS2_CLK_SKEW_NONE ||
193 rxskew != DP83867_STRAP_STS2_CLK_SKEW_NONE)
194 pr_warn("PHY has delays via pin strapping, but phy-mode = 'rgmii'\n"
195 "Should be 'rgmii-id' to use internal delays\n");
196 }
197
198 /* RX delay *must* be specified if internal delay of RX is used. */
199 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
200 phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
201 ret = ofnode_read_u32(node, "ti,rx-internal-delay",
202 &dp83867->rx_id_delay);
203 if (ret) {
204 pr_debug("ti,rx-internal-delay must be specified\n");
205 return ret;
206 }
207 if (dp83867->rx_id_delay > DP83867_RGMII_RX_CLK_DELAY_MAX) {
208 pr_debug("ti,rx-internal-delay value of %u out of range\n",
209 dp83867->rx_id_delay);
210 return -EINVAL;
211 }
212 }
213
214 /* TX delay *must* be specified if internal delay of RX is used. */
215 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
216 phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
217 ret = ofnode_read_u32(node, "ti,tx-internal-delay",
218 &dp83867->tx_id_delay);
219 if (ret) {
220 debug("ti,tx-internal-delay must be specified\n");
221 return ret;
222 }
223 if (dp83867->tx_id_delay > DP83867_RGMII_TX_CLK_DELAY_MAX) {
224 pr_debug("ti,tx-internal-delay value of %u out of range\n",
225 dp83867->tx_id_delay);
226 return -EINVAL;
227 }
228 }
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500229
Grygorii Strashko9df35052018-06-28 14:26:35 -0500230 dp83867->fifo_depth = ofnode_read_u32_default(node, "ti,fifo-depth",
Trent Piepho19d7aee2019-05-09 19:41:51 +0000231 DEFAULT_FIFO_DEPTH);
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200232 if (ofnode_read_bool(node, "enet-phy-lane-swap"))
233 dp83867->port_mirroring = DP83867_PORT_MIRRORING_EN;
234
235 if (ofnode_read_bool(node, "enet-phy-lane-no-swap"))
236 dp83867->port_mirroring = DP83867_PORT_MIRRORING_DIS;
237
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500238 return 0;
239}
240#else
241static int dp83867_of_init(struct phy_device *phydev)
242{
243 struct dp83867_private *dp83867 = phydev->priv;
244
Grygorii Strashko5b2742c2019-11-18 23:04:44 +0200245 dp83867->rx_id_delay = DP83867_RGMIIDCTL_2_25_NS;
246 dp83867->tx_id_delay = DP83867_RGMIIDCTL_2_75_NS;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500247 dp83867->fifo_depth = DEFAULT_FIFO_DEPTH;
Mugunthan V N5b6b18e2017-01-24 11:15:40 -0600248 dp83867->io_impedance = -EINVAL;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500249
250 return 0;
251}
252#endif
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700253
254static int dp83867_config(struct phy_device *phydev)
255{
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500256 struct dp83867_private *dp83867;
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530257 unsigned int val, delay, cfg2;
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200258 int ret, bs;
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700259
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200260 dp83867 = (struct dp83867_private *)phydev->priv;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500261
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200262 ret = dp83867_of_init(phydev);
263 if (ret)
264 return ret;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500265
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700266 /* Restart the PHY. */
267 val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
268 phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
269 val | DP83867_SW_RESTART);
270
Murali Karicheri9b050762018-06-28 14:26:34 -0500271 /* Mode 1 or 2 workaround */
272 if (dp83867->rxctrl_strap_quirk) {
Carlo Caionea8abcff2019-02-08 17:25:07 +0000273 val = phy_read_mmd(phydev, DP83867_DEVADDR,
274 DP83867_CFG4);
Murali Karicheri9b050762018-06-28 14:26:34 -0500275 val &= ~BIT(7);
Carlo Caionea8abcff2019-02-08 17:25:07 +0000276 phy_write_mmd(phydev, DP83867_DEVADDR,
277 DP83867_CFG4, val);
Murali Karicheri9b050762018-06-28 14:26:34 -0500278 }
279
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700280 if (phy_interface_is_rgmii(phydev)) {
Grygorii Strashko78492a22019-11-18 23:04:46 +0200281 val = phy_read(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL);
282 if (val < 0)
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500283 goto err_out;
Grygorii Strashko78492a22019-11-18 23:04:46 +0200284 val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
285 val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200286
287 /* The code below checks if "port mirroring" N/A MODE4 has been
288 * enabled during power on bootstrap.
289 *
290 * Such N/A mode enabled by mistake can put PHY IC in some
291 * internal testing mode and disable RGMII transmission.
292 *
293 * In this particular case one needs to check STRAP_STS1
294 * register's bit 11 (marked as RESERVED).
295 */
296
Grygorii Strashko78492a22019-11-18 23:04:46 +0200297 bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
298 if (bs & DP83867_STRAP_STS1_RESERVED)
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200299 val &= ~DP83867_PHYCR_RESERVED_MASK;
Grygorii Strashko78492a22019-11-18 23:04:46 +0200300
301 ret = phy_write(phydev, MDIO_DEVAD_NONE,
302 MII_DP83867_PHYCTRL, val);
303
304 val = phy_read_mmd(phydev, DP83867_DEVADDR,
305 DP83867_RGMIICTL);
306
307 val &= ~(DP83867_RGMII_TX_CLK_DELAY_EN |
308 DP83867_RGMII_RX_CLK_DELAY_EN);
309 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
310 val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
311 DP83867_RGMII_RX_CLK_DELAY_EN);
312
313 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
314 val |= DP83867_RGMII_TX_CLK_DELAY_EN;
315
316 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
317 val |= DP83867_RGMII_RX_CLK_DELAY_EN;
318
319 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
320
321 delay = (dp83867->rx_id_delay |
322 (dp83867->tx_id_delay <<
323 DP83867_RGMII_TX_CLK_DELAY_SHIFT));
324
325 phy_write_mmd(phydev, DP83867_DEVADDR,
326 DP83867_RGMIIDCTL, delay);
327 }
Janine Hagemannb3dd2ed2018-08-28 08:25:38 +0200328
Grygorii Strashko78492a22019-11-18 23:04:46 +0200329 if (phy_interface_is_sgmii(phydev)) {
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530330 phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
331 (BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
332
333 cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
334 cfg2 &= MII_DP83867_CFG2_MASK;
335 cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
336 MII_DP83867_CFG2_SGMII_AUTONEGEN |
337 MII_DP83867_CFG2_SPEEDOPT_ENH |
338 MII_DP83867_CFG2_SPEEDOPT_CNT |
339 MII_DP83867_CFG2_SPEEDOPT_INTLOW);
340 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
341
Carlo Caionea8abcff2019-02-08 17:25:07 +0000342 phy_write_mmd(phydev, DP83867_DEVADDR,
343 DP83867_RGMIICTL, 0x0);
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530344
345 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
346 DP83867_PHYCTRL_SGMIIEN |
347 (DP83867_MDI_CROSSOVER_MDIX <<
348 DP83867_MDI_CROSSOVER) |
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500349 (dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
350 (dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
Siva Durga Prasad Paladugu02c7be62016-03-25 12:53:43 +0530351 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700352 }
353
Grygorii Strashko38432512019-11-18 23:04:45 +0200354 if (dp83867->io_impedance >= 0) {
355 val = phy_read_mmd(phydev,
356 DP83867_DEVADDR,
357 DP83867_IO_MUX_CFG);
358 val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
359 val |= dp83867->io_impedance &
360 DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
361 phy_write_mmd(phydev, DP83867_DEVADDR,
362 DP83867_IO_MUX_CFG, val);
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700363 }
364
Janine Hagemanned51bfc2018-08-28 08:25:37 +0200365 if (dp83867->port_mirroring != DP83867_PORT_MIRRORING_KEEP)
366 dp83867_config_port_mirroring(phydev);
367
Grygorii Strashko1c35b572019-11-18 23:04:43 +0200368 /* Clock output selection if muxing property is set */
369 if (dp83867->set_clk_output) {
370 val = phy_read_mmd(phydev, DP83867_DEVADDR,
371 DP83867_IO_MUX_CFG);
372
373 if (dp83867->clk_output_sel == DP83867_CLK_O_SEL_OFF) {
374 val |= DP83867_IO_MUX_CFG_CLK_O_DISABLE;
375 } else {
376 val &= ~(DP83867_IO_MUX_CFG_CLK_O_SEL_MASK |
377 DP83867_IO_MUX_CFG_CLK_O_DISABLE);
378 val |= dp83867->clk_output_sel <<
379 DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT;
380 }
381 phy_write_mmd(phydev, DP83867_DEVADDR,
382 DP83867_IO_MUX_CFG, val);
383 }
384
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700385 genphy_config_aneg(phydev);
386 return 0;
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500387
388err_out:
Dan Murphy83fbd0a2016-05-02 15:45:59 -0500389 return ret;
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700390}
391
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200392static int dp83867_probe(struct phy_device *phydev)
393{
394 struct dp83867_private *dp83867;
395
396 dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
397 if (!dp83867)
398 return -ENOMEM;
399
400 phydev->priv = dp83867;
401 return 0;
402}
403
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700404static struct phy_driver DP83867_driver = {
405 .name = "TI DP83867",
406 .uid = 0x2000a231,
407 .mask = 0xfffffff0,
408 .features = PHY_GBIT_FEATURES,
Grygorii Strashko1d8b5522019-11-18 23:04:41 +0200409 .probe = dp83867_probe,
Edgar E. Iglesias8d3ce682015-09-25 23:46:08 -0700410 .config = &dp83867_config,
411 .startup = &genphy_startup,
412 .shutdown = &genphy_shutdown,
413};
414
415int phy_ti_init(void)
416{
417 phy_register(&DP83867_driver);
418 return 0;
419}