blob: 0e9dae63c7c03c74a0e899b86df52102061c4626 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053016#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053019#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053022#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053023#else
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090026#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080027#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080029#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080031#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080033#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000035#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080036#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038
Liu Gangb4611ee2012-08-09 05:10:03 +000039#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000040/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000041#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000044#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000045#endif
46
Kumar Galae1c09492010-07-15 16:49:03 -050047/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050048#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050049#define CONFIG_MP /* support multiple processors */
50
Kumar Gala51832132010-10-20 16:02:41 -050051#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053052#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Gala51832132010-10-20 16:02:41 -050053#endif
54
Kumar Galae727a362011-01-12 02:48:53 -060055#ifndef CONFIG_RESET_VECTOR_ADDRESS
56#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
57#endif
58
Kumar Galae1c09492010-07-15 16:49:03 -050059#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080060#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040061#define CONFIG_PCIE1 /* PCIE controller 1 */
62#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050063#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
64#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050065
Kumar Galae1c09492010-07-15 16:49:03 -050066#define CONFIG_ENV_OVERWRITE
67
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090068#ifndef CONFIG_MTD_NOR_FLASH
Kumar Galae1c09492010-07-15 16:49:03 -050069#else
Kumar Galae1c09492010-07-15 16:49:03 -050070#define CONFIG_FLASH_CFI_DRIVER
71#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070072#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080073#endif
74
75#if defined(CONFIG_SPIFLASH)
76#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiec6083892011-05-12 18:46:40 +080077#define CONFIG_ENV_SPI_BUS 0
78#define CONFIG_ENV_SPI_CS 0
79#define CONFIG_ENV_SPI_MAX_HZ 10000000
80#define CONFIG_ENV_SPI_MODE 0
81#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
82#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
83#define CONFIG_ENV_SECT_SIZE 0x10000
84#elif defined(CONFIG_SDCARD)
85#define CONFIG_SYS_EXTRA_ENV_RELOC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000086#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080087#define CONFIG_SYS_MMC_ENV_DEV 0
88#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053089#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080090#elif defined(CONFIG_NAND)
91#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiee04e16b2011-05-09 16:53:51 +080092#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053093#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000094#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000095#define CONFIG_ENV_ADDR 0xffe20000
96#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000097#elif defined(CONFIG_ENV_IS_NOWHERE)
98#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080099#else
Shaohui Xie25a2b392011-03-16 10:10:32 +0800100#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800101#define CONFIG_ENV_SIZE 0x2000
102#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500103#endif
104
105#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500106
107/*
108 * These can be toggled for performance analysis, otherwise use default.
109 */
110#define CONFIG_SYS_CACHE_STASHING
111#define CONFIG_BACKSIDE_L2_CACHE
112#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
113#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000114#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500115#ifdef CONFIG_DDR_ECC
116#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
117#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
118#endif
119
120#define CONFIG_ENABLE_36BIT_PHYS
121
122#ifdef CONFIG_PHYS_64BIT
123#define CONFIG_ADDR_MAP
124#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
125#endif
126
York Sun18acc8b2010-09-28 15:20:36 -0700127#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500128#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
129#define CONFIG_SYS_MEMTEST_END 0x00400000
130#define CONFIG_SYS_ALT_MEMTEST
Kumar Galae1c09492010-07-15 16:49:03 -0500131
132/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800133 * Config the L3 Cache as L3 SRAM
134 */
135#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
136#ifdef CONFIG_PHYS_64BIT
137#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
138#else
139#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
140#endif
141#define CONFIG_SYS_L3_SIZE (1024 << 10)
142#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
143
Kumar Galae1c09492010-07-15 16:49:03 -0500144#ifdef CONFIG_PHYS_64BIT
145#define CONFIG_SYS_DCSRBAR 0xf0000000
146#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
147#endif
148
149/* EEPROM */
150#define CONFIG_ID_EEPROM
151#define CONFIG_SYS_I2C_EEPROM_NXID
152#define CONFIG_SYS_EEPROM_BUS_NUM 0
153#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
154#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
155
156/*
157 * DDR Setup
158 */
159#define CONFIG_VERY_BIG_RAM
160#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
161#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
162
163#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000164#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500165
166#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500167
Kumar Galae1c09492010-07-15 16:49:03 -0500168#define CONFIG_SYS_SPD_BUS_NUM 1
169#define SPD_EEPROM_ADDRESS1 0x51
170#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000171#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700172#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500173
174/*
175 * Local Bus Definitions
176 */
177
178/* Set the local bus clock 1/8 of platform clock */
179#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
180
181#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
182#ifdef CONFIG_PHYS_64BIT
183#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
184#else
185#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
186#endif
187
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800188#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000189 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800190 | BR_PS_16 | BR_V)
191#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500192 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
193
194#define CONFIG_SYS_BR1_PRELIM \
195 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
196#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
197
Kumar Galae1c09492010-07-15 16:49:03 -0500198#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
199#ifdef CONFIG_PHYS_64BIT
200#define PIXIS_BASE_PHYS 0xfffdf0000ull
201#else
202#define PIXIS_BASE_PHYS PIXIS_BASE
203#endif
204
205#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
206#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
207
208#define PIXIS_LBMAP_SWITCH 7
209#define PIXIS_LBMAP_MASK 0xf0
210#define PIXIS_LBMAP_SHIFT 4
211#define PIXIS_LBMAP_ALTBANK 0x40
212
213#define CONFIG_SYS_FLASH_QUIET_TEST
214#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
215
216#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
217#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
218#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
219#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
220
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500222
Shaohui Xie25a2b392011-03-16 10:10:32 +0800223#if defined(CONFIG_RAMBOOT_PBL)
224#define CONFIG_SYS_RAMBOOT
225#endif
226
Kumar Galae38209e2011-02-09 02:00:08 +0000227/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000228#ifdef CONFIG_NAND_FSL_ELBC
229#define CONFIG_SYS_NAND_BASE 0xffa00000
230#ifdef CONFIG_PHYS_64BIT
231#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
232#else
233#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
234#endif
235
236#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
237#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000238#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
239
240/* NAND flash config */
241#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
242 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
243 | BR_PS_8 /* Port Size = 8 bit */ \
244 | BR_MS_FCM /* MSEL = FCM */ \
245 | BR_V) /* valid */
246#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
247 | OR_FCM_PGS /* Large Page*/ \
248 | OR_FCM_CSCT \
249 | OR_FCM_CST \
250 | OR_FCM_CHT \
251 | OR_FCM_SCY_1 \
252 | OR_FCM_TRLX \
253 | OR_FCM_EHTR)
254
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800255#ifdef CONFIG_NAND
256#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
257#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
258#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
259#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
260#else
261#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
262#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
263#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
264#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
265#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800266#else
267#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
268#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500269#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000270
Kumar Galae1c09492010-07-15 16:49:03 -0500271#define CONFIG_SYS_FLASH_EMPTY_INFO
272#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
273#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
274
Kumar Galae1c09492010-07-15 16:49:03 -0500275#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
276#define CONFIG_MISC_INIT_R
277
278#define CONFIG_HWCONFIG
279
280/* define to use L1 as initial stack */
281#define CONFIG_L1_INIT_RAM
282#define CONFIG_SYS_INIT_RAM_LOCK
283#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
284#ifdef CONFIG_PHYS_64BIT
285#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
286#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
287/* The assembler doesn't like typecast */
288#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
289 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
290 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
291#else
292#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
293#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
294#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
295#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200296#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500297
Wolfgang Denk0191e472010-10-26 14:34:52 +0200298#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500299#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
300
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530301#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500302#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
303
304/* Serial Port - controlled on board with jumper J8
305 * open - index 2
306 * shorted - index 1
307 */
308#define CONFIG_CONS_INDEX 1
Kumar Galae1c09492010-07-15 16:49:03 -0500309#define CONFIG_SYS_NS16550_SERIAL
310#define CONFIG_SYS_NS16550_REG_SIZE 1
311#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
312
313#define CONFIG_SYS_BAUDRATE_TABLE \
314 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
315
316#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
317#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
318#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
319#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
320
Kumar Galae1c09492010-07-15 16:49:03 -0500321/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200322#define CONFIG_SYS_I2C
323#define CONFIG_SYS_I2C_FSL
324#define CONFIG_SYS_FSL_I2C_SPEED 400000
325#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
326#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
327#define CONFIG_SYS_FSL_I2C2_SPEED 400000
328#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
329#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500330
331/*
332 * RapidIO
333 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600334#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500335#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600336#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500337#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600338#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500339#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600340#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500341
Kumar Gala8975d7a2010-12-30 12:09:53 -0600342#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500343#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600344#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500345#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600346#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500347#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600348#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500349
350/*
Liu Gang4cc85322012-03-08 00:33:17 +0000351 * for slave u-boot IMAGE instored in master memory space,
352 * PHYS must be aligned based on the SIZE
353 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800354#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
355#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
356#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
357#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000358/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000359 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000360 * PHYS must be aligned based on the SIZE
361 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800362#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000363#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
364#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000365
Liu Gangf420aa92012-03-08 00:33:21 +0000366/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000367#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
368#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000369
370/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000371 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000372 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000373#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
374#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
375#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
376 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000377#endif
378
379/*
Shaohui Xie58649792011-05-12 18:46:14 +0800380 * eSPI - Enhanced SPI
381 */
Shaohui Xie58649792011-05-12 18:46:14 +0800382#define CONFIG_SF_DEFAULT_SPEED 10000000
383#define CONFIG_SF_DEFAULT_MODE 0
384
385/*
Kumar Galae1c09492010-07-15 16:49:03 -0500386 * General PCI
387 * Memory space is mapped 1-1, but I/O space must start from 0.
388 */
389
390/* controller 1, direct to uli, tgtid 3, Base address 20000 */
391#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
392#ifdef CONFIG_PHYS_64BIT
393#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
394#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
395#else
396#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
397#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
398#endif
399#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
400#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
401#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
402#ifdef CONFIG_PHYS_64BIT
403#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
404#else
405#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
406#endif
407#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
408
409/* controller 2, Slot 2, tgtid 2, Base address 201000 */
410#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
411#ifdef CONFIG_PHYS_64BIT
412#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
413#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
414#else
415#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
416#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
417#endif
418#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
419#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
420#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
421#ifdef CONFIG_PHYS_64BIT
422#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
423#else
424#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
425#endif
426#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
427
428/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000429#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500430#ifdef CONFIG_PHYS_64BIT
431#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
432#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
433#else
434#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
435#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
436#endif
437#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
438#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
439#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
440#ifdef CONFIG_PHYS_64BIT
441#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
442#else
443#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
444#endif
445#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
446
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500447/* controller 4, Base address 203000 */
448#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
449#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
450#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
451#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
452#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
453#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
454
Kumar Galae1c09492010-07-15 16:49:03 -0500455/* Qman/Bman */
456#define CONFIG_SYS_BMAN_NUM_PORTALS 10
457#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
458#ifdef CONFIG_PHYS_64BIT
459#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
460#else
461#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
462#endif
463#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500464#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
465#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
466#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
467#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
468#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
469 CONFIG_SYS_BMAN_CENA_SIZE)
470#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
471#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500472#define CONFIG_SYS_QMAN_NUM_PORTALS 10
473#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
476#else
477#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
478#endif
479#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500480#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
481#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
482#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
483#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
484#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
485 CONFIG_SYS_QMAN_CENA_SIZE)
486#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
487#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500488
489#define CONFIG_SYS_DPAA_FMAN
490#define CONFIG_SYS_DPAA_PME
491/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500492#if defined(CONFIG_SPIFLASH)
493/*
494 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
495 * env, so we got 0x110000.
496 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600497#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800498#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500499#elif defined(CONFIG_SDCARD)
500/*
501 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530502 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
503 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500504 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600505#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800506#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500507#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600508#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800509#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000510#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000511/*
512 * Slave has no ucode locally, it can fetch this from remote. When implementing
513 * in two corenet boards, slave's ucode could be stored in master's memory
514 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000515 * slave SRIO or PCIE outbound window->master inbound window->
516 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000517 */
518#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800519#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500520#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600521#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800522#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500523#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600524#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
525#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500526
527#ifdef CONFIG_SYS_DPAA_FMAN
528#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500529#define CONFIG_PHYLIB_10G
530#define CONFIG_PHY_VITESSE
531#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500532#endif
533
534#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000535#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500536
Kumar Galae1c09492010-07-15 16:49:03 -0500537#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500538#endif /* CONFIG_PCI */
539
540/* SATA */
541#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500542#define CONFIG_SYS_SATA_MAX_DEVICE 2
543#define CONFIG_SATA1
544#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
545#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
546#define CONFIG_SATA2
547#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
548#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
549
550#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500551#endif
552
553#ifdef CONFIG_FMAN_ENET
554#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
555#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
556#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
557#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
558#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
559
Kumar Galae1c09492010-07-15 16:49:03 -0500560#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
561#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
562#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
563#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
564#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500565
566#define CONFIG_SYS_TBIPA_VALUE 8
567#define CONFIG_MII /* MII PHY management */
568#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500569#endif
570
571/*
572 * Environment
573 */
Kumar Galae1c09492010-07-15 16:49:03 -0500574#define CONFIG_LOADS_ECHO /* echo on for serial download */
575#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
576
577/*
Kumar Galae1c09492010-07-15 16:49:03 -0500578* USB
579*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000580#define CONFIG_HAS_FSL_DR_USB
581#define CONFIG_HAS_FSL_MPH_USB
582
583#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500584#define CONFIG_USB_EHCI_FSL
585#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000586#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500587
Kumar Galae1c09492010-07-15 16:49:03 -0500588#ifdef CONFIG_MMC
589#define CONFIG_FSL_ESDHC
590#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
591#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500592#endif
593
594/*
595 * Miscellaneous configurable options
596 */
597#define CONFIG_SYS_LONGHELP /* undef to save memory */
598#define CONFIG_CMDLINE_EDITING /* Command-line editing */
599#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
600#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500601
602/*
603 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500604 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500605 * the maximum mapped by the Linux kernel during initialization.
606 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500607#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
608#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500609
Kumar Galae1c09492010-07-15 16:49:03 -0500610#ifdef CONFIG_CMD_KGDB
611#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500612#endif
613
614/*
615 * Environment Configuration
616 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000617#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000618#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500619#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
620
621/* default location for tftp and bootm */
622#define CONFIG_LOADADDR 1000000
623
York Sund1bb6022016-11-18 11:26:09 -0800624#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000625#define __USB_PHY_TYPE ulpi
626#else
627#define __USB_PHY_TYPE utmi
628#endif
629
Kumar Galae1c09492010-07-15 16:49:03 -0500630#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500631 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000632 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530633 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
634 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500635 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200636 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
637 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500638 "tftpflash=tftpboot $loadaddr $uboot && " \
639 "protect off $ubootaddr +$filesize && " \
640 "erase $ubootaddr +$filesize && " \
641 "cp.b $loadaddr $ubootaddr $filesize && " \
642 "protect on $ubootaddr +$filesize && " \
643 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500644 "consoledev=ttyS0\0" \
645 "ramdiskaddr=2000000\0" \
646 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500647 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500648 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500649 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500650
651#define CONFIG_HDBOOT \
652 "setenv bootargs root=/dev/$bdev rw " \
653 "console=$consoledev,$baudrate $othbootargs;" \
654 "tftp $loadaddr $bootfile;" \
655 "tftp $fdtaddr $fdtfile;" \
656 "bootm $loadaddr - $fdtaddr"
657
658#define CONFIG_NFSBOOTCOMMAND \
659 "setenv bootargs root=/dev/nfs rw " \
660 "nfsroot=$serverip:$rootpath " \
661 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
662 "console=$consoledev,$baudrate $othbootargs;" \
663 "tftp $loadaddr $bootfile;" \
664 "tftp $fdtaddr $fdtfile;" \
665 "bootm $loadaddr - $fdtaddr"
666
667#define CONFIG_RAMBOOTCOMMAND \
668 "setenv bootargs root=/dev/ram rw " \
669 "console=$consoledev,$baudrate $othbootargs;" \
670 "tftp $ramdiskaddr $ramdiskfile;" \
671 "tftp $loadaddr $bootfile;" \
672 "tftp $fdtaddr $fdtfile;" \
673 "bootm $loadaddr $ramdiskaddr $fdtaddr"
674
675#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
676
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000677#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000678
Kumar Galae1c09492010-07-15 16:49:03 -0500679#endif /* __CONFIG_H */