blob: babcce9aa1c3b51951fe9d4eb362735e55a9ad97 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov8c946272015-07-20 20:49:59 +03002/*
3 * board/renesas/stout/stout.c
4 * This file is Stout board support.
5 *
6 * Copyright (C) 2015 Renesas Electronics Europe GmbH
7 * Copyright (C) 2015 Renesas Electronics Corporation
8 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov8c946272015-07-20 20:49:59 +03009 */
10
11#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060012#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030014#include <malloc.h>
15#include <netdev.h>
16#include <dm.h>
17#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060018#include <env_internal.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060022#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090024#include <linux/errno.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030025#include <asm/arch/sys_proto.h>
26#include <asm/gpio.h>
27#include <asm/arch/rmobile.h>
28#include <asm/arch/rcar-mstp.h>
29#include <asm/arch/mmc.h>
30#include <asm/arch/sh_sdhi.h>
31#include <miiphy.h>
32#include <i2c.h>
33#include <mmc.h>
34#include "qos.h"
35#include "cpld.h"
36
37DECLARE_GLOBAL_DATA_PTR;
38
39#define CLK2MHZ(clk) (clk / 1000 / 1000)
40void s_init(void)
41{
42 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
43 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
44
45 /* Watchdog init */
46 writel(0xA5A5A500, &rwdt->rwtcsra);
47 writel(0xA5A5A500, &swdt->swtcsra);
48
49 /* CPU frequency setting. Set to 1.4GHz */
50 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
51 u32 stat = 0;
52 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
53 << PLL0_STC_BIT;
54 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
55
56 do {
57 stat = readl(PLLECR) & PLL0ST;
58 } while (stat == 0x0);
59 }
60
61 /* QoS(Quality-of-Service) Init */
62 qos_init();
63}
64
Marek Vasut3320a222018-04-12 15:23:46 +020065#define TMU0_MSTP125 BIT(25)
Vladimir Barinov8c946272015-07-20 20:49:59 +030066
67#define SD2CKCR 0xE6150078
68#define SD2_97500KHZ 0x7
69
70int board_early_init_f(void)
71{
72 /* TMU0 */
73 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Vladimir Barinov8c946272015-07-20 20:49:59 +030074
75 /*
76 * SD0 clock is set to 97.5MHz by default.
77 * Set SD2 to the 97.5MHz as well.
78 */
79 writel(SD2_97500KHZ, SD2CKCR);
80
81 return 0;
82}
83
Marek Vasut3320a222018-04-12 15:23:46 +020084#define ETHERNET_PHY_RESET 123 /* GPIO 3 31 */
85
Vladimir Barinov8c946272015-07-20 20:49:59 +030086int board_init(void)
87{
88 /* adress of boot parameters */
89 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
90
Vladimir Barinov8c946272015-07-20 20:49:59 +030091 cpld_init();
92
Marek Vasut3320a222018-04-12 15:23:46 +020093 /* Force ethernet PHY out of reset */
94 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
95 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinov8c946272015-07-20 20:49:59 +030096 mdelay(20);
Marek Vasut3320a222018-04-12 15:23:46 +020097 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinov8c946272015-07-20 20:49:59 +030098
99 return 0;
100}
101
Marek Vasut3320a222018-04-12 15:23:46 +0200102int dram_init(void)
Vladimir Barinov8c946272015-07-20 20:49:59 +0300103{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530104 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut3320a222018-04-12 15:23:46 +0200105 return -EINVAL;
Vladimir Barinov8c946272015-07-20 20:49:59 +0300106
Marek Vasut3320a222018-04-12 15:23:46 +0200107 return 0;
108}
Vladimir Barinov8c946272015-07-20 20:49:59 +0300109
Marek Vasut3320a222018-04-12 15:23:46 +0200110int dram_init_banksize(void)
111{
112 fdtdec_setup_memory_banksize();
Vladimir Barinov8c946272015-07-20 20:49:59 +0300113
Marek Vasut3320a222018-04-12 15:23:46 +0200114 return 0;
Vladimir Barinov8c946272015-07-20 20:49:59 +0300115}
116
117/* Stout has KSZ8041NL/RNL */
118#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100119#define PHY_LED_MODE 0xC000
Vladimir Barinov8c946272015-07-20 20:49:59 +0300120#define PHY_LED_MODE_ACK 0x4000
121int board_phy_config(struct phy_device *phydev)
122{
123 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
124 ret &= ~PHY_LED_MODE;
125 ret |= PHY_LED_MODE_ACK;
126 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
127
128 return 0;
129}
130
Marek Vasut851d74c2018-04-17 01:07:23 +0200131enum env_location env_get_location(enum env_operation op, int prio)
132{
133 const u32 load_magic = 0xb33fc0de;
134
135 /* Block environment access if loaded using JTAG */
136 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
137 (op != ENVOP_INIT))
138 return ENVL_UNKNOWN;
139
140 if (prio)
141 return ENVL_UNKNOWN;
142
143 return ENVL_SPI_FLASH;
144}