blob: 95b5711fdb838d83ae1b5e3e72403fe449fb623c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov8c946272015-07-20 20:49:59 +03002/*
3 * board/renesas/stout/stout.c
4 * This file is Stout board support.
5 *
6 * Copyright (C) 2015 Renesas Electronics Europe GmbH
7 * Copyright (C) 2015 Renesas Electronics Corporation
8 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov8c946272015-07-20 20:49:59 +03009 */
10
11#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060012#include <env.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030013#include <malloc.h>
14#include <netdev.h>
15#include <dm.h>
16#include <dm/platform_data/serial_sh.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000017#include <environment.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090021#include <linux/errno.h>
Vladimir Barinov8c946272015-07-20 20:49:59 +030022#include <asm/arch/sys_proto.h>
23#include <asm/gpio.h>
24#include <asm/arch/rmobile.h>
25#include <asm/arch/rcar-mstp.h>
26#include <asm/arch/mmc.h>
27#include <asm/arch/sh_sdhi.h>
28#include <miiphy.h>
29#include <i2c.h>
30#include <mmc.h>
31#include "qos.h"
32#include "cpld.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
36#define CLK2MHZ(clk) (clk / 1000 / 1000)
37void s_init(void)
38{
39 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
40 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
41
42 /* Watchdog init */
43 writel(0xA5A5A500, &rwdt->rwtcsra);
44 writel(0xA5A5A500, &swdt->swtcsra);
45
46 /* CPU frequency setting. Set to 1.4GHz */
47 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
48 u32 stat = 0;
49 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
50 << PLL0_STC_BIT;
51 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
52
53 do {
54 stat = readl(PLLECR) & PLL0ST;
55 } while (stat == 0x0);
56 }
57
58 /* QoS(Quality-of-Service) Init */
59 qos_init();
60}
61
Marek Vasut3320a222018-04-12 15:23:46 +020062#define TMU0_MSTP125 BIT(25)
Vladimir Barinov8c946272015-07-20 20:49:59 +030063
64#define SD2CKCR 0xE6150078
65#define SD2_97500KHZ 0x7
66
67int board_early_init_f(void)
68{
69 /* TMU0 */
70 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Vladimir Barinov8c946272015-07-20 20:49:59 +030071
72 /*
73 * SD0 clock is set to 97.5MHz by default.
74 * Set SD2 to the 97.5MHz as well.
75 */
76 writel(SD2_97500KHZ, SD2CKCR);
77
78 return 0;
79}
80
Marek Vasut3320a222018-04-12 15:23:46 +020081#define ETHERNET_PHY_RESET 123 /* GPIO 3 31 */
82
Vladimir Barinov8c946272015-07-20 20:49:59 +030083int board_init(void)
84{
85 /* adress of boot parameters */
86 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
87
Vladimir Barinov8c946272015-07-20 20:49:59 +030088 cpld_init();
89
Marek Vasut3320a222018-04-12 15:23:46 +020090 /* Force ethernet PHY out of reset */
91 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
92 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinov8c946272015-07-20 20:49:59 +030093 mdelay(20);
Marek Vasut3320a222018-04-12 15:23:46 +020094 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinov8c946272015-07-20 20:49:59 +030095
96 return 0;
97}
98
Marek Vasut3320a222018-04-12 15:23:46 +020099int dram_init(void)
Vladimir Barinov8c946272015-07-20 20:49:59 +0300100{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530101 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut3320a222018-04-12 15:23:46 +0200102 return -EINVAL;
Vladimir Barinov8c946272015-07-20 20:49:59 +0300103
Marek Vasut3320a222018-04-12 15:23:46 +0200104 return 0;
105}
Vladimir Barinov8c946272015-07-20 20:49:59 +0300106
Marek Vasut3320a222018-04-12 15:23:46 +0200107int dram_init_banksize(void)
108{
109 fdtdec_setup_memory_banksize();
Vladimir Barinov8c946272015-07-20 20:49:59 +0300110
Marek Vasut3320a222018-04-12 15:23:46 +0200111 return 0;
Vladimir Barinov8c946272015-07-20 20:49:59 +0300112}
113
114/* Stout has KSZ8041NL/RNL */
115#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100116#define PHY_LED_MODE 0xC000
Vladimir Barinov8c946272015-07-20 20:49:59 +0300117#define PHY_LED_MODE_ACK 0x4000
118int board_phy_config(struct phy_device *phydev)
119{
120 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
121 ret &= ~PHY_LED_MODE;
122 ret |= PHY_LED_MODE_ACK;
123 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
124
125 return 0;
126}
127
Marek Vasut851d74c2018-04-17 01:07:23 +0200128enum env_location env_get_location(enum env_operation op, int prio)
129{
130 const u32 load_magic = 0xb33fc0de;
131
132 /* Block environment access if loaded using JTAG */
133 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
134 (op != ENVOP_INIT))
135 return ENVL_UNKNOWN;
136
137 if (prio)
138 return ENVL_UNKNOWN;
139
140 return ENVL_SPI_FLASH;
141}