blob: fc9c555d264deb50018b7a2364271fa8a4e77e59 [file] [log] [blame]
Steve Sakoman1ad21582010-06-08 13:07:46 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Authors:
6 * Aneesh V <aneesh@ti.com>
7 *
8 * Derived from OMAP3 work by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef _OMAP4_H_
32#define _OMAP4_H_
33
34#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
35#include <asm/types.h>
36#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
37
38/*
39 * L4 Peripherals - L4 Wakeup and L4 Core now
40 */
41#define OMAP44XX_L4_CORE_BASE 0x4A000000
42#define OMAP44XX_L4_WKUP_BASE 0x4A300000
43#define OMAP44XX_L4_PER_BASE 0x48000000
44
Aneesh V04bd2b92010-09-12 10:32:55 +053045#define OMAP44XX_DRAM_ADDR_SPACE_START 0x80000000
46#define OMAP44XX_DRAM_ADDR_SPACE_END 0xD0000000
47
48
Steve Sakoman1ad21582010-06-08 13:07:46 -070049/* CONTROL */
50#define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000)
Steve Sakoman9bb65b52010-07-15 13:43:10 -070051#define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000)
52#define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070053
Aneesh Vcc565582011-07-21 09:10:09 -040054/* LPDDR2 IO regs */
55#define LPDDR2_IO_REGS_BASE 0x4A100638
56
Aneesh V162ced32011-07-21 09:10:04 -040057/* CONTROL_ID_CODE */
58#define CONTROL_ID_CODE 0x4A002204
59
60#define OMAP4_CONTROL_ID_CODE_ES1_0 0x0B85202F
61#define OMAP4_CONTROL_ID_CODE_ES2_0 0x1B85202F
62#define OMAP4_CONTROL_ID_CODE_ES2_1 0x3B95C02F
63#define OMAP4_CONTROL_ID_CODE_ES2_2 0x4B95C02F
64#define OMAP4_CONTROL_ID_CODE_ES2_3 0x6B95C02F
65
Steve Sakoman1ad21582010-06-08 13:07:46 -070066/* UART */
67#define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000)
68#define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000)
69#define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000)
70
71/* General Purpose Timers */
72#define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000)
73#define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000)
74#define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000)
75
76/* Watchdog Timer2 - MPU watchdog */
77#define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000)
78
79/* 32KTIMER */
80#define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000)
81
82/* GPMC */
Steve Sakoman9b8ea4e2010-07-15 16:19:16 -040083#define OMAP44XX_GPMC_BASE 0x50000000
Steve Sakoman1ad21582010-06-08 13:07:46 -070084
Aneesh Vb35f7cb2011-09-08 11:05:56 -040085/* SYSTEM CONTROL MODULE */
86#define SYSCTRL_GENERAL_CORE_BASE 0x4A002000
87
Steve Sakoman1ad21582010-06-08 13:07:46 -070088/*
89 * Hardware Register Details
90 */
91
92/* Watchdog Timer */
93#define WD_UNLOCK1 0xAAAA
94#define WD_UNLOCK2 0x5555
95
96/* GP Timer */
97#define TCLR_ST (0x1 << 0)
98#define TCLR_AR (0x1 << 1)
99#define TCLR_PRE (0x1 << 5)
100
101/*
102 * PRCM
103 */
104
105/* PRM */
106#define PRM_BASE 0x4A306000
107#define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
108
109#define PRM_RSTCTRL PRM_DEVICE_BASE
Steve Sakoman96b4a892010-08-25 13:22:44 -0700110#define PRM_RSTCTRL_RESET 0x01
Steve Sakoman1ad21582010-06-08 13:07:46 -0700111
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400112/* Control Module */
113#define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
114#define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
115#define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
116#define CONTROL_EFUSE_2_OVERRIDE 0x00084000
117
118/* LPDDR2 IO regs */
119#define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
120#define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
121#define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
122#define LPDDR2IO_GR10_WD_MASK (3 << 17)
123#define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
124
125/* CONTROL_EFUSE_2 */
126#define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
127
Balaji T Kf843d332011-09-08 06:34:57 +0000128#define MMC1_PWRDNZ (1 << 26)
129#define MMC1_PBIASLITE_PWRDNZ (1 << 22)
130#define MMC1_PBIASLITE_VMODE (1 << 21)
131
Steve Sakoman1ad21582010-06-08 13:07:46 -0700132#ifndef __ASSEMBLY__
133
134struct s32ktimer {
135 unsigned char res[0x10];
136 unsigned int s32k_cr; /* 0x10 */
137};
138
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400139struct omap4_sys_ctrl_regs {
140 unsigned int pad1[129];
141 unsigned int control_id_code; /* 0x4A002204 */
142 unsigned int pad11[22];
143 unsigned int control_std_fuse_opp_bgap; /* 0x4a002260 */
144 unsigned int pad2[47];
145 unsigned int control_ldosram_iva_voltage_ctrl; /* 0x4A002320 */
146 unsigned int control_ldosram_mpu_voltage_ctrl; /* 0x4A002324 */
147 unsigned int control_ldosram_core_voltage_ctrl; /* 0x4A002328 */
Balaji T Kf843d332011-09-08 06:34:57 +0000148 unsigned int pad3[260277];
149 unsigned int control_pbiaslite; /* 0x4A100600 */
150 unsigned int pad4[63];
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400151 unsigned int control_efuse_1; /* 0x4A100700 */
152 unsigned int control_efuse_2; /* 0x4A100704 */
153};
154
155struct control_lpddr2io_regs {
156 unsigned int control_lpddr2io1_0;
157 unsigned int control_lpddr2io1_1;
158 unsigned int control_lpddr2io1_2;
159 unsigned int control_lpddr2io1_3;
160 unsigned int control_lpddr2io2_0;
161 unsigned int control_lpddr2io2_1;
162 unsigned int control_lpddr2io2_2;
163 unsigned int control_lpddr2io2_3;
164};
Steve Sakoman1ad21582010-06-08 13:07:46 -0700165#endif /* __ASSEMBLY__ */
166
167/*
168 * Non-secure SRAM Addresses
169 * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
170 * at 0x40304000(EMU base) so that our code works for both EMU and GP
171 */
172#define NON_SECURE_SRAM_START 0x40304000
173#define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
174/* base address for indirect vectors (internal boot mode) */
175#define SRAM_ROM_VECT_BASE 0x4030D000
176/* Temporary SRAM stack used while low level init is done */
Aneesh V162ced32011-07-21 09:10:04 -0400177#define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END
178#define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
179/* SRAM scratch space entries */
180#define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR
Aneesh Vc0e88522011-07-21 09:10:12 -0400181#define OMAP4_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
182#define OMAP4_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
183#define OMAP4_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
184#define OMAP4_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14)
Steve Sakoman1ad21582010-06-08 13:07:46 -0700185
Aneesh V162ced32011-07-21 09:10:04 -0400186/* Silicon revisions */
187#define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
188#define OMAP4430_ES1_0 0x44300100
189#define OMAP4430_ES2_0 0x44300200
190#define OMAP4430_ES2_1 0x44300210
191#define OMAP4430_ES2_2 0x44300220
192#define OMAP4430_ES2_3 0x44300230
Aneesh V0b92f092011-07-21 09:29:23 -0400193#define OMAP4460_ES1_0 0x44600100
Steve Sakoman1ad21582010-06-08 13:07:46 -0700194
Aneesh V13a74c12011-07-21 09:10:27 -0400195/* ROM code defines */
196/* Boot device */
197#define BOOT_DEVICE_MASK 0xFF
198#define BOOT_DEVICE_OFFSET 0x8
199#define DEV_DESC_PTR_OFFSET 0x4
200#define DEV_DATA_PTR_OFFSET 0x18
201#define BOOT_MODE_OFFSET 0x8
202
Steve Sakoman1ad21582010-06-08 13:07:46 -0700203#endif