blob: 2b8d285e1f420a52be8d99c1e1dbbb3e0ff2a7e1 [file] [log] [blame]
Mike Frysinger4752c192008-10-12 21:32:52 -04001/*
2 * U-boot - u-boot.lds.S
3 *
Mike Frysinger8a351f62010-03-23 16:23:39 -04004 * Copyright (c) 2005-2010 Analog Device Inc.
Mike Frysinger4752c192008-10-12 21:32:52 -04005 *
6 * (C) Copyright 2000-2004
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <config.h>
29#include <asm/blackfin.h>
30#undef ALIGN
31#undef ENTRY
Mike Frysinger4752c192008-10-12 21:32:52 -040032
Mike Frysinger37f48702009-06-14 06:29:07 -040033#ifndef LDS_BOARD_TEXT
34# define LDS_BOARD_TEXT
35#endif
36
Mike Frysinger4752c192008-10-12 21:32:52 -040037/* If we don't actually load anything into L1 data, this will avoid
38 * a syntax error. If we do actually load something into L1 data,
39 * we'll get a linker memory load error (which is what we'd want).
40 * This is here in the first place so we can quickly test building
41 * for different CPU's which may lack non-cache L1 data.
42 */
Mike Frysingerdc029372010-12-24 19:31:55 -050043#ifndef L1_DATA_A_SRAM
44# define L1_DATA_A_SRAM 0
45# define L1_DATA_A_SRAM_SIZE 0
46#endif
Mike Frysinger4752c192008-10-12 21:32:52 -040047#ifndef L1_DATA_B_SRAM
Mike Frysingerdc029372010-12-24 19:31:55 -050048# define L1_DATA_B_SRAM L1_DATA_A_SRAM
49# define L1_DATA_B_SRAM_SIZE L1_DATA_A_SRAM_SIZE
Mike Frysinger4752c192008-10-12 21:32:52 -040050#endif
51
Mike Frysinger55daf842009-07-23 16:26:58 -040052/* The 0xC offset is so we don't clobber the tiny LDR jump block. */
53#ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
54# define L1_CODE_ORIGIN L1_INST_SRAM
55#else
56# define L1_CODE_ORIGIN L1_INST_SRAM + 0xC
57#endif
58
Mike Frysinger4752c192008-10-12 21:32:52 -040059OUTPUT_ARCH(bfin)
60
61MEMORY
62{
Mike Frysinger4368ea22009-11-09 19:38:23 -050063#if CONFIG_MEM_SIZE
Mike Frysinger4752c192008-10-12 21:32:52 -040064 ram : ORIGIN = CONFIG_SYS_MONITOR_BASE, LENGTH = CONFIG_SYS_MONITOR_LEN
Mike Frysinger4368ea22009-11-09 19:38:23 -050065# define ram_code ram
66# define ram_data ram
67#else
68# define ram_code l1_code
69# define ram_data l1_data
70#endif
Mike Frysinger55daf842009-07-23 16:26:58 -040071 l1_code : ORIGIN = L1_CODE_ORIGIN, LENGTH = L1_INST_SRAM_SIZE
Mike Frysinger4752c192008-10-12 21:32:52 -040072 l1_data : ORIGIN = L1_DATA_B_SRAM, LENGTH = L1_DATA_B_SRAM_SIZE
73}
74
75ENTRY(_start)
76SECTIONS
77{
Mike Frysinger685ec2c2009-11-03 06:11:31 -050078 .text.pre :
Mike Frysinger4752c192008-10-12 21:32:52 -040079 {
Peter Tyser12e57652010-04-12 22:28:13 -050080 arch/blackfin/cpu/start.o (.text .text.*)
Mike Frysinger37f48702009-06-14 06:29:07 -040081
82 LDS_BOARD_TEXT
Mike Frysinger685ec2c2009-11-03 06:11:31 -050083 } >ram_code
Mike Frysinger37f48702009-06-14 06:29:07 -040084
Mike Frysinger685ec2c2009-11-03 06:11:31 -050085 .text.init :
86 {
Peter Tyser12e57652010-04-12 22:28:13 -050087 arch/blackfin/cpu/initcode.o (.text .text.*)
Mike Frysinger685ec2c2009-11-03 06:11:31 -050088 } >ram_code
89 __initcode_lma = LOADADDR(.text.init);
90 __initcode_len = SIZEOF(.text.init);
Mike Frysinger37f48702009-06-14 06:29:07 -040091
Mike Frysinger685ec2c2009-11-03 06:11:31 -050092 .text :
93 {
Mike Frysinger4752c192008-10-12 21:32:52 -040094 *(.text .text.*)
Mike Frysinger4368ea22009-11-09 19:38:23 -050095 } >ram_code
Mike Frysinger4752c192008-10-12 21:32:52 -040096
97 .rodata :
98 {
99 . = ALIGN(4);
Mike Frysinger48fd4502010-01-15 04:47:06 -0500100 *(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*)))
Mike Frysinger4752c192008-10-12 21:32:52 -0400101 . = ALIGN(4);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500102 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -0400103
104 .data :
105 {
Mike Frysinger120ad972010-01-19 21:02:00 -0500106 . = ALIGN(4);
Mike Frysinger4752c192008-10-12 21:32:52 -0400107 *(.data .data.*)
108 *(.data1)
109 *(.sdata)
110 *(.sdata2)
111 *(.dynamic)
112 CONSTRUCTORS
Mike Frysinger4368ea22009-11-09 19:38:23 -0500113 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -0400114
115 .u_boot_cmd :
116 {
117 ___u_boot_cmd_start = .;
118 *(.u_boot_cmd)
119 ___u_boot_cmd_end = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500120 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -0400121
122 .text_l1 :
123 {
124 . = ALIGN(4);
125 __stext_l1 = .;
126 *(.l1.text)
127 . = ALIGN(4);
128 __etext_l1 = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500129 } >l1_code AT>ram_code
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500130 __text_l1_lma = LOADADDR(.text_l1);
131 __text_l1_len = SIZEOF(.text_l1);
132 ASSERT (__text_l1_len <= L1_INST_SRAM_SIZE, "L1 text overflow!")
Mike Frysinger4752c192008-10-12 21:32:52 -0400133
134 .data_l1 :
135 {
136 . = ALIGN(4);
137 __sdata_l1 = .;
138 *(.l1.data)
139 *(.l1.bss)
140 . = ALIGN(4);
141 __edata_l1 = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500142 } >l1_data AT>ram_data
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500143 __data_l1_lma = LOADADDR(.data_l1);
144 __data_l1_len = SIZEOF(.data_l1);
Mike Frysingerdc029372010-12-24 19:31:55 -0500145 ASSERT (__data_l1_len <= L1_DATA_B_SRAM_SIZE, "L1 data overflow!")
Mike Frysinger4752c192008-10-12 21:32:52 -0400146
147 .bss :
148 {
149 . = ALIGN(4);
Mike Frysinger4752c192008-10-12 21:32:52 -0400150 *(.sbss) *(.scommon)
151 *(.dynbss)
152 *(.bss .bss.*)
153 *(COMMON)
Mike Frysingerd4fb2112010-11-15 08:16:19 -0500154 . = ALIGN(4);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500155 } >ram_data
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500156 __bss_vma = ADDR(.bss);
157 __bss_len = SIZEOF(.bss);
Mike Frysinger4752c192008-10-12 21:32:52 -0400158}