blob: 2b23d8ba63ed9e87f90b9977e589a8dafbe2f319 [file] [log] [blame]
Mike Frysinger4752c192008-10-12 21:32:52 -04001/*
2 * U-boot - u-boot.lds.S
3 *
Mike Frysinger8a351f62010-03-23 16:23:39 -04004 * Copyright (c) 2005-2010 Analog Device Inc.
Mike Frysinger4752c192008-10-12 21:32:52 -04005 *
6 * (C) Copyright 2000-2004
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <config.h>
29#include <asm/blackfin.h>
30#undef ALIGN
31#undef ENTRY
Mike Frysinger4752c192008-10-12 21:32:52 -040032
Mike Frysinger37f48702009-06-14 06:29:07 -040033#ifndef LDS_BOARD_TEXT
34# define LDS_BOARD_TEXT
35#endif
36
Mike Frysinger4752c192008-10-12 21:32:52 -040037/* If we don't actually load anything into L1 data, this will avoid
38 * a syntax error. If we do actually load something into L1 data,
39 * we'll get a linker memory load error (which is what we'd want).
40 * This is here in the first place so we can quickly test building
41 * for different CPU's which may lack non-cache L1 data.
42 */
43#ifndef L1_DATA_B_SRAM
44# define L1_DATA_B_SRAM CONFIG_SYS_MONITOR_BASE
45# define L1_DATA_B_SRAM_SIZE 0
46#endif
47
Mike Frysinger55daf842009-07-23 16:26:58 -040048/* The 0xC offset is so we don't clobber the tiny LDR jump block. */
49#ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
50# define L1_CODE_ORIGIN L1_INST_SRAM
51#else
52# define L1_CODE_ORIGIN L1_INST_SRAM + 0xC
53#endif
54
Mike Frysinger4752c192008-10-12 21:32:52 -040055OUTPUT_ARCH(bfin)
56
57MEMORY
58{
Mike Frysinger4368ea22009-11-09 19:38:23 -050059#if CONFIG_MEM_SIZE
Mike Frysinger4752c192008-10-12 21:32:52 -040060 ram : ORIGIN = CONFIG_SYS_MONITOR_BASE, LENGTH = CONFIG_SYS_MONITOR_LEN
Mike Frysinger4368ea22009-11-09 19:38:23 -050061# define ram_code ram
62# define ram_data ram
63#else
64# define ram_code l1_code
65# define ram_data l1_data
66#endif
Mike Frysinger55daf842009-07-23 16:26:58 -040067 l1_code : ORIGIN = L1_CODE_ORIGIN, LENGTH = L1_INST_SRAM_SIZE
Mike Frysinger4752c192008-10-12 21:32:52 -040068 l1_data : ORIGIN = L1_DATA_B_SRAM, LENGTH = L1_DATA_B_SRAM_SIZE
69}
70
71ENTRY(_start)
72SECTIONS
73{
Mike Frysinger685ec2c2009-11-03 06:11:31 -050074 .text.pre :
Mike Frysinger4752c192008-10-12 21:32:52 -040075 {
76 cpu/blackfin/start.o (.text .text.*)
Mike Frysinger37f48702009-06-14 06:29:07 -040077
78 LDS_BOARD_TEXT
Mike Frysinger685ec2c2009-11-03 06:11:31 -050079 } >ram_code
Mike Frysinger37f48702009-06-14 06:29:07 -040080
Mike Frysinger685ec2c2009-11-03 06:11:31 -050081 .text.init :
82 {
Mike Frysinger4752c192008-10-12 21:32:52 -040083 cpu/blackfin/initcode.o (.text .text.*)
Mike Frysinger685ec2c2009-11-03 06:11:31 -050084 } >ram_code
85 __initcode_lma = LOADADDR(.text.init);
86 __initcode_len = SIZEOF(.text.init);
Mike Frysinger37f48702009-06-14 06:29:07 -040087
Mike Frysinger685ec2c2009-11-03 06:11:31 -050088 .text :
89 {
Mike Frysinger4752c192008-10-12 21:32:52 -040090 *(.text .text.*)
Mike Frysinger4368ea22009-11-09 19:38:23 -050091 } >ram_code
Mike Frysinger4752c192008-10-12 21:32:52 -040092
93 .rodata :
94 {
95 . = ALIGN(4);
Mike Frysinger48fd4502010-01-15 04:47:06 -050096 *(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*)))
Mike Frysinger4752c192008-10-12 21:32:52 -040097 . = ALIGN(4);
Mike Frysinger4368ea22009-11-09 19:38:23 -050098 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -040099
100 .data :
101 {
Mike Frysinger120ad972010-01-19 21:02:00 -0500102 . = ALIGN(4);
Mike Frysinger4752c192008-10-12 21:32:52 -0400103 *(.data .data.*)
104 *(.data1)
105 *(.sdata)
106 *(.sdata2)
107 *(.dynamic)
108 CONSTRUCTORS
Mike Frysinger4368ea22009-11-09 19:38:23 -0500109 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -0400110
111 .u_boot_cmd :
112 {
113 ___u_boot_cmd_start = .;
114 *(.u_boot_cmd)
115 ___u_boot_cmd_end = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500116 } >ram_data
Mike Frysinger4752c192008-10-12 21:32:52 -0400117
118 .text_l1 :
119 {
120 . = ALIGN(4);
121 __stext_l1 = .;
122 *(.l1.text)
123 . = ALIGN(4);
124 __etext_l1 = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500125 } >l1_code AT>ram_code
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500126 __text_l1_lma = LOADADDR(.text_l1);
127 __text_l1_len = SIZEOF(.text_l1);
128 ASSERT (__text_l1_len <= L1_INST_SRAM_SIZE, "L1 text overflow!")
Mike Frysinger4752c192008-10-12 21:32:52 -0400129
130 .data_l1 :
131 {
132 . = ALIGN(4);
133 __sdata_l1 = .;
134 *(.l1.data)
135 *(.l1.bss)
136 . = ALIGN(4);
137 __edata_l1 = .;
Mike Frysinger4368ea22009-11-09 19:38:23 -0500138 } >l1_data AT>ram_data
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500139 __data_l1_lma = LOADADDR(.data_l1);
140 __data_l1_len = SIZEOF(.data_l1);
141 ASSERT (__data_l1_len <= L1_DATA_B_SRAM_SIZE, "L1 data B overflow!")
Mike Frysinger4752c192008-10-12 21:32:52 -0400142
143 .bss :
144 {
145 . = ALIGN(4);
Mike Frysinger4752c192008-10-12 21:32:52 -0400146 *(.sbss) *(.scommon)
147 *(.dynbss)
148 *(.bss .bss.*)
149 *(COMMON)
Mike Frysinger4368ea22009-11-09 19:38:23 -0500150 } >ram_data
Mike Frysinger685ec2c2009-11-03 06:11:31 -0500151 __bss_vma = ADDR(.bss);
152 __bss_len = SIZEOF(.bss);
Mike Frysinger4752c192008-10-12 21:32:52 -0400153}