blob: 387cb8b6b50a1cbac0b0bfe29d8c601a75af032c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecca9f452013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seecca9f452013-12-30 18:26:14 -06004 */
5
6#include <common.h>
Simon Glass0f2af882020-05-10 11:40:05 -06007#include <log.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06008#include <asm/arch/clock_manager.h>
Chee Hong Ang439bf152020-12-24 18:21:04 +08009#include <asm/arch/secure_reg_helper.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -060010#include <asm/arch/system_manager.h>
Marek Vasut26608602018-08-01 18:28:35 +020011#include <clk.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010012#include <dm.h>
13#include <dwmmc.h>
14#include <errno.h>
15#include <fdtdec.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glass9bc15642020-02-03 07:36:16 -070017#include <dm/device_compat.h>
Chee Hong Ang439bf152020-12-24 18:21:04 +080018#include <linux/intel-smc.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090019#include <linux/libfdt.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010020#include <linux/err.h>
21#include <malloc.h>
Ley Foon Tan5a694d02018-06-14 18:45:21 +080022#include <reset.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010023
24DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060025
Simon Glassa3a43202016-07-05 17:10:16 -060026struct socfpga_dwmci_plat {
27 struct mmc_config cfg;
28 struct mmc mmc;
29};
30
Marek Vasutae66f3c2015-11-30 20:41:04 +010031/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080032struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010033 struct dwmci_host host;
34 unsigned int drvsel;
35 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080036};
37
Ley Foon Tan5a694d02018-06-14 18:45:21 +080038static void socfpga_dwmci_reset(struct udevice *dev)
39{
40 struct reset_ctl_bulk reset_bulk;
41 int ret;
42
43 ret = reset_get_bulk(dev, &reset_bulk);
44 if (ret) {
45 dev_warn(dev, "Can't get reset: %d\n", ret);
46 return;
47 }
48
49 reset_deassert_bulk(&reset_bulk);
50}
51
Siew Chin Limc51e7e12020-12-24 18:21:03 +080052static int socfpga_dwmci_clksel(struct dwmci_host *host)
Chin Liang See48e7bf92015-11-26 09:43:43 +080053{
54 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060055 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
56 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060057
58 /* Disable SDMMC clock. */
Ley Foon Tan26695912019-11-08 10:38:21 +080059 clrbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
60 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Chin Liang Seecca9f452013-12-30 18:26:14 -060061
Chin Liang See48e7bf92015-11-26 09:43:43 +080062 debug("%s: drvsel %d smplsel %d\n", __func__,
63 priv->drvsel, priv->smplsel);
Chee Hong Ang439bf152020-12-24 18:21:04 +080064
65#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_ATF)
66 int ret;
67
68 ret = socfpga_secure_reg_write32(SOCFPGA_SECURE_REG_SYSMGR_SOC64_SDMMC,
69 sdmmc_mask);
70 if (ret) {
71 printf("DWMMC: Failed to set clksel via SMC call");
72 return ret;
73 }
74#else
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080075 writel(sdmmc_mask, socfpga_get_sysmgr_addr() + SYSMGR_SDMMC);
Chin Liang Seecca9f452013-12-30 18:26:14 -060076
77 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080078 readl(socfpga_get_sysmgr_addr() + SYSMGR_SDMMC));
Chee Hong Ang439bf152020-12-24 18:21:04 +080079#endif
Chin Liang Seecca9f452013-12-30 18:26:14 -060080
81 /* Enable SDMMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +080082 setbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
83 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Siew Chin Limc51e7e12020-12-24 18:21:03 +080084
85 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -060086}
87
Marek Vasut26608602018-08-01 18:28:35 +020088static int socfpga_dwmmc_get_clk_rate(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060089{
Marek Vasutae66f3c2015-11-30 20:41:04 +010090 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
91 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +020092#if CONFIG_IS_ENABLED(CLK)
93 struct clk clk;
94 int ret;
95
96 ret = clk_get_by_index(dev, 1, &clk);
97 if (ret)
98 return ret;
99
100 host->bus_hz = clk_get_rate(&clk);
Pavel Machek51d21132014-09-08 14:08:45 +0200101
Marek Vasut26608602018-08-01 18:28:35 +0200102#else
103 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
104 host->bus_hz = cm_get_mmc_controller_clk_hz();
105#endif
106 if (host->bus_hz == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +0100107 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +0200108 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600109 }
110
Marek Vasut26608602018-08-01 18:28:35 +0200111 return 0;
112}
113
Simon Glassaad29ae2020-12-03 16:55:21 -0700114static int socfpga_dwmmc_of_to_plat(struct udevice *dev)
Marek Vasut26608602018-08-01 18:28:35 +0200115{
116 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
117 struct dwmci_host *host = &priv->host;
118 int fifo_depth;
119
Simon Glassdd79d6e2017-01-17 16:52:55 -0700120 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100121 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +0200122 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +0100123 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +0200124 return -EINVAL;
125 }
126
Marek Vasutae66f3c2015-11-30 20:41:04 +0100127 host->name = dev->name;
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900128 host->ioaddr = dev_read_addr_ptr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700129 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100130 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -0600131 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100132
133 /*
134 * TODO(sjg@chromium.org): Remove the need for this hack.
135 * We only have one dwmmc block on gen5 SoCFPGA.
136 */
137 host->dev_index = 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600138 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +0200139 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700140 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100141 "drvsel", 3);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700142 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100143 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +0800144 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600145
Ley Foon Tane8708242021-04-26 13:17:46 +0800146 host->fifo_mode = dev_read_bool(dev, "fifo-mode");
147
Marek Vasutae66f3c2015-11-30 20:41:04 +0100148 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600149}
150
Marek Vasutae66f3c2015-11-30 20:41:04 +0100151static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200152{
Simon Glassa3a43202016-07-05 17:10:16 -0600153#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700154 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600155#endif
Marek Vasutae66f3c2015-11-30 20:41:04 +0100156 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
157 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
158 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +0200159 int ret;
160
161 ret = socfpga_dwmmc_get_clk_rate(dev);
162 if (ret)
163 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600164
Ley Foon Tan5a694d02018-06-14 18:45:21 +0800165 socfpga_dwmci_reset(dev);
166
Simon Glassa3a43202016-07-05 17:10:16 -0600167#ifdef CONFIG_BLK
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900168 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassa3a43202016-07-05 17:10:16 -0600169 host->mmc = &plat->mmc;
170#else
Marek Vasut17497232015-07-25 10:48:14 +0200171
Marek Vasutae66f3c2015-11-30 20:41:04 +0100172 ret = add_dwmci(host, host->bus_hz, 400000);
173 if (ret)
174 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600175#endif
176 host->mmc->priv = &priv->host;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100177 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600178 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100179
Patrick Bruenn3eab2202018-03-06 09:07:23 +0100180 return dwmci_probe(dev);
Marek Vasut17497232015-07-25 10:48:14 +0200181}
182
Simon Glassa3a43202016-07-05 17:10:16 -0600183static int socfpga_dwmmc_bind(struct udevice *dev)
184{
185#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700186 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600187 int ret;
188
189 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
190 if (ret)
191 return ret;
192#endif
193
194 return 0;
195}
196
Marek Vasutae66f3c2015-11-30 20:41:04 +0100197static const struct udevice_id socfpga_dwmmc_ids[] = {
198 { .compatible = "altr,socfpga-dw-mshc" },
199 { }
200};
Marek Vasut17497232015-07-25 10:48:14 +0200201
Marek Vasutae66f3c2015-11-30 20:41:04 +0100202U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
203 .name = "socfpga_dwmmc",
204 .id = UCLASS_MMC,
205 .of_match = socfpga_dwmmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700206 .of_to_plat = socfpga_dwmmc_of_to_plat,
Sylvain Lesne7083f912016-10-24 18:24:37 +0200207 .ops = &dm_dwmci_ops,
Simon Glassa3a43202016-07-05 17:10:16 -0600208 .bind = socfpga_dwmmc_bind,
Marek Vasutae66f3c2015-11-30 20:41:04 +0100209 .probe = socfpga_dwmmc_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700210 .priv_auto = sizeof(struct dwmci_socfpga_priv_data),
Simon Glass71fa5b42020-12-03 16:55:18 -0700211 .plat_auto = sizeof(struct socfpga_dwmci_plat),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100212};