blob: 7d8c452a730fcd631da98c16dd482c86aae89b46 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecca9f452013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seecca9f452013-12-30 18:26:14 -06004 */
5
6#include <common.h>
Simon Glass0f2af882020-05-10 11:40:05 -06007#include <log.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06008#include <asm/arch/clock_manager.h>
9#include <asm/arch/system_manager.h>
Marek Vasut26608602018-08-01 18:28:35 +020010#include <clk.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010011#include <dm.h>
12#include <dwmmc.h>
13#include <errno.h>
14#include <fdtdec.h>
Simon Glass9bc15642020-02-03 07:36:16 -070015#include <dm/device_compat.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090016#include <linux/libfdt.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010017#include <linux/err.h>
18#include <malloc.h>
Ley Foon Tan5a694d02018-06-14 18:45:21 +080019#include <reset.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010020
21DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060022
Simon Glassa3a43202016-07-05 17:10:16 -060023struct socfpga_dwmci_plat {
24 struct mmc_config cfg;
25 struct mmc mmc;
26};
27
Marek Vasutae66f3c2015-11-30 20:41:04 +010028/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080029struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010030 struct dwmci_host host;
31 unsigned int drvsel;
32 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080033};
34
Ley Foon Tan5a694d02018-06-14 18:45:21 +080035static void socfpga_dwmci_reset(struct udevice *dev)
36{
37 struct reset_ctl_bulk reset_bulk;
38 int ret;
39
40 ret = reset_get_bulk(dev, &reset_bulk);
41 if (ret) {
42 dev_warn(dev, "Can't get reset: %d\n", ret);
43 return;
44 }
45
46 reset_deassert_bulk(&reset_bulk);
47}
48
Siew Chin Limc51e7e12020-12-24 18:21:03 +080049static int socfpga_dwmci_clksel(struct dwmci_host *host)
Chin Liang See48e7bf92015-11-26 09:43:43 +080050{
51 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060052 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
53 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060054
55 /* Disable SDMMC clock. */
Ley Foon Tan26695912019-11-08 10:38:21 +080056 clrbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
57 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Chin Liang Seecca9f452013-12-30 18:26:14 -060058
Chin Liang See48e7bf92015-11-26 09:43:43 +080059 debug("%s: drvsel %d smplsel %d\n", __func__,
60 priv->drvsel, priv->smplsel);
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080061 writel(sdmmc_mask, socfpga_get_sysmgr_addr() + SYSMGR_SDMMC);
Chin Liang Seecca9f452013-12-30 18:26:14 -060062
63 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080064 readl(socfpga_get_sysmgr_addr() + SYSMGR_SDMMC));
Chin Liang Seecca9f452013-12-30 18:26:14 -060065
66 /* Enable SDMMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +080067 setbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
68 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Siew Chin Limc51e7e12020-12-24 18:21:03 +080069
70 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -060071}
72
Marek Vasut26608602018-08-01 18:28:35 +020073static int socfpga_dwmmc_get_clk_rate(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060074{
Marek Vasutae66f3c2015-11-30 20:41:04 +010075 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
76 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +020077#if CONFIG_IS_ENABLED(CLK)
78 struct clk clk;
79 int ret;
80
81 ret = clk_get_by_index(dev, 1, &clk);
82 if (ret)
83 return ret;
84
85 host->bus_hz = clk_get_rate(&clk);
Pavel Machek51d21132014-09-08 14:08:45 +020086
Marek Vasut26608602018-08-01 18:28:35 +020087 clk_free(&clk);
88#else
89 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
90 host->bus_hz = cm_get_mmc_controller_clk_hz();
91#endif
92 if (host->bus_hz == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010093 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +020094 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -060095 }
96
Marek Vasut26608602018-08-01 18:28:35 +020097 return 0;
98}
99
Simon Glassaad29ae2020-12-03 16:55:21 -0700100static int socfpga_dwmmc_of_to_plat(struct udevice *dev)
Marek Vasut26608602018-08-01 18:28:35 +0200101{
102 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
103 struct dwmci_host *host = &priv->host;
104 int fifo_depth;
105
Simon Glassdd79d6e2017-01-17 16:52:55 -0700106 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100107 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +0200108 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +0100109 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +0200110 return -EINVAL;
111 }
112
Marek Vasutae66f3c2015-11-30 20:41:04 +0100113 host->name = dev->name;
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900114 host->ioaddr = dev_read_addr_ptr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700115 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100116 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -0600117 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100118
119 /*
120 * TODO(sjg@chromium.org): Remove the need for this hack.
121 * We only have one dwmmc block on gen5 SoCFPGA.
122 */
123 host->dev_index = 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600124 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +0200125 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700126 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100127 "drvsel", 3);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700128 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100129 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +0800130 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600131
Marek Vasutae66f3c2015-11-30 20:41:04 +0100132 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600133}
134
Marek Vasutae66f3c2015-11-30 20:41:04 +0100135static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200136{
Simon Glassa3a43202016-07-05 17:10:16 -0600137#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700138 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600139#endif
Marek Vasutae66f3c2015-11-30 20:41:04 +0100140 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
141 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
142 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +0200143 int ret;
144
145 ret = socfpga_dwmmc_get_clk_rate(dev);
146 if (ret)
147 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600148
Ley Foon Tan5a694d02018-06-14 18:45:21 +0800149 socfpga_dwmci_reset(dev);
150
Simon Glassa3a43202016-07-05 17:10:16 -0600151#ifdef CONFIG_BLK
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900152 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassa3a43202016-07-05 17:10:16 -0600153 host->mmc = &plat->mmc;
154#else
Marek Vasut17497232015-07-25 10:48:14 +0200155
Marek Vasutae66f3c2015-11-30 20:41:04 +0100156 ret = add_dwmci(host, host->bus_hz, 400000);
157 if (ret)
158 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600159#endif
160 host->mmc->priv = &priv->host;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100161 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600162 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100163
Patrick Bruenn3eab2202018-03-06 09:07:23 +0100164 return dwmci_probe(dev);
Marek Vasut17497232015-07-25 10:48:14 +0200165}
166
Simon Glassa3a43202016-07-05 17:10:16 -0600167static int socfpga_dwmmc_bind(struct udevice *dev)
168{
169#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700170 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600171 int ret;
172
173 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
174 if (ret)
175 return ret;
176#endif
177
178 return 0;
179}
180
Marek Vasutae66f3c2015-11-30 20:41:04 +0100181static const struct udevice_id socfpga_dwmmc_ids[] = {
182 { .compatible = "altr,socfpga-dw-mshc" },
183 { }
184};
Marek Vasut17497232015-07-25 10:48:14 +0200185
Marek Vasutae66f3c2015-11-30 20:41:04 +0100186U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
187 .name = "socfpga_dwmmc",
188 .id = UCLASS_MMC,
189 .of_match = socfpga_dwmmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700190 .of_to_plat = socfpga_dwmmc_of_to_plat,
Sylvain Lesne7083f912016-10-24 18:24:37 +0200191 .ops = &dm_dwmci_ops,
Simon Glassa3a43202016-07-05 17:10:16 -0600192 .bind = socfpga_dwmmc_bind,
Marek Vasutae66f3c2015-11-30 20:41:04 +0100193 .probe = socfpga_dwmmc_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700194 .priv_auto = sizeof(struct dwmci_socfpga_priv_data),
Simon Glass71fa5b42020-12-03 16:55:18 -0700195 .plat_auto = sizeof(struct socfpga_dwmci_plat),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100196};