blob: 97da1e9078ac4ab67a67b9a471ece0cdb8cbc740 [file] [log] [blame]
Stefan Roese3e1f1b32005-08-01 16:49:12 +02001/*
Stefan Roesefc852602007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese3e1f1b32005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese3e1f1b32005-08-01 16:49:12 +02006 */
7
8/************************************************************************
9 * bamboo.h - configuration for BAMBOO board
10 ***********************************************************************/
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*-----------------------------------------------------------------------
15 * High Level Configuration Options
16 *----------------------------------------------------------------------*/
Stefan Roese363330b2005-08-04 17:09:16 +020017#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roeseb30f2a12005-08-08 12:42:22 +020018#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020019#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020020#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
21
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#ifndef CONFIG_SYS_TEXT_BASE
23#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
24#endif
25
Stefan Roesed4c0b702008-06-06 15:55:03 +020026/*
27 * Include common defines/options for all AMCC eval boards
28 */
29#define CONFIG_HOSTNAME bamboo
30#include "amcc-common.h"
31
Stefan Roese797d8572005-08-11 17:56:56 +020032#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
33
34/*
35 * Please note that, if NAND support is enabled, the 2nd ethernet port
36 * can't be used because of pin multiplexing. So, if you want to use the
37 * 2nd ethernet port you have to "undef" the following define.
38 */
39#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
40
Stefan Roese3e1f1b32005-08-01 16:49:12 +020041/*-----------------------------------------------------------------------
42 * Base addresses -- Note these are effective addresses where the
43 * actual resources get mapped (not physical addresses)
44 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
46#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
47#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
48#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
49#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020050
51/*Don't change either of these*/
Stefan Roese3ddce572010-09-20 16:05:31 +020052#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +020053/*Don't change either of these*/
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_USB_DEVICE 0x50000000
56#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
57#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
58#define CONFIG_SYS_NAND_ADDR 0x90000000
59#define CONFIG_SYS_NAND2_ADDR 0x94000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020060
61/*-----------------------------------------------------------------------
62 * Initial RAM & stack pointer (placed in SDRAM)
63 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
65#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020066#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020067#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese3e1f1b32005-08-01 16:49:12 +020069
Stefan Roese3e1f1b32005-08-01 16:49:12 +020070/*-----------------------------------------------------------------------
71 * Serial Port
72 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020073#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020075
Stefan Roese3e1f1b32005-08-01 16:49:12 +020076/*-----------------------------------------------------------------------
77 * NVRAM/RTC
78 *
79 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
80 * The DS1558 code assumes this condition
81 *
82 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese363330b2005-08-04 17:09:16 +020084#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020085
86/*-----------------------------------------------------------------------
Stefan Roese363330b2005-08-04 17:09:16 +020087 * Environment
88 *----------------------------------------------------------------------*/
Stefan Roese42743512007-06-01 15:27:11 +020089#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020090#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese363330b2005-08-04 17:09:16 +020091#else
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +020092#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020093#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese363330b2005-08-04 17:09:16 +020094#endif
95
96/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +020097 * FLASH related
98 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
100#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#undef CONFIG_SYS_FLASH_CHECKSUM
103#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
104#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_ADDR0 0x555
107#define CONFIG_SYS_FLASH_ADDR1 0x2aa
108#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
111#define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200112
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200113#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200114#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200116#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese363330b2005-08-04 17:09:16 +0200117
Stefan Roese363330b2005-08-04 17:09:16 +0200118/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200119#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
120#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200121#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200122
Stefan Roese42743512007-06-01 15:27:11 +0200123/*
124 * IPL (Initial Program Loader, integrated inside CPU)
125 * Will load first 4k from NAND (SPL) into cache and execute it from there.
126 *
127 * SPL (Secondary Program Loader)
128 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
129 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
130 * controller and the NAND controller so that the special U-Boot image can be
131 * loaded from NAND to SDRAM.
132 *
133 * NUB (NAND U-Boot)
134 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
135 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
136 *
137 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
138 * set up. While still running from cache, I experienced problems accessing
139 * the NAND controller. sr - 2006-08-25
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
142#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
143#define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
144#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
145#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
146#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese42743512007-06-01 15:27:11 +0200147
148/*
149 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
152#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roese42743512007-06-01 15:27:11 +0200153
154/*
155 * Now the NAND chip has to be defined (no autodetection used!)
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
158#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
159#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
160#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
161#define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
Stefan Roese42743512007-06-01 15:27:11 +0200162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_NAND_ECCSIZE 256
164#define CONFIG_SYS_NAND_ECCBYTES 3
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_NAND_OOBSIZE 16
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roese42743512007-06-01 15:27:11 +0200167
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200168#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roese42743512007-06-01 15:27:11 +0200169/*
170 * For NAND booting the environment is embedded in the U-Boot image. Please take
171 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
174#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200175#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese42743512007-06-01 15:27:11 +0200176#endif
177
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200178/*-----------------------------------------------------------------------
Stefan Roesefc852602007-04-29 14:13:01 +0200179 * NAND FLASH
Stefan Roese797d8572005-08-11 17:56:56 +0200180 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_MAX_NAND_DEVICE 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
183#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
184#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese797d8572005-08-11 17:56:56 +0200185
Stefan Roese42743512007-06-01 15:27:11 +0200186#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_NAND_CS 1
Stefan Roese42743512007-06-01 15:27:11 +0200188#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Stefan Roese42743512007-06-01 15:27:11 +0200190/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_EBC_PB0AP 0x018003c0
192#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese42743512007-06-01 15:27:11 +0200193#endif
194
Stefan Roese797d8572005-08-11 17:56:56 +0200195/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200196 * DDR SDRAM
Stefan Roese363330b2005-08-04 17:09:16 +0200197 *----------------------------------------------------------------------------- */
198#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesec45d1e32005-11-15 16:04:58 +0100199#undef CONFIG_DDR_ECC /* don't use ECC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
201#define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
202#define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBrienc59d1a02007-07-31 10:24:56 +0200203#define CONFIG_PROG_SDRAM_TLB
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200204
205/*-----------------------------------------------------------------------
206 * I2C
207 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000208#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_I2C_MULTI_EEPROMS
211#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
212#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
213#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
214#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200215
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200216#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200217#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
218#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200219#endif /* CONFIG_ENV_IS_IN_EEPROM */
Stefan Roese363330b2005-08-04 17:09:16 +0200220
Stefan Roesed4c0b702008-06-06 15:55:03 +0200221/*
222 * Default environment variables
223 */
Stefan Roese363330b2005-08-04 17:09:16 +0200224#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200225 CONFIG_AMCC_DEF_ENV \
226 CONFIG_AMCC_DEF_ENV_POWERPC \
227 CONFIG_AMCC_DEF_ENV_PPC_OLD \
228 CONFIG_AMCC_DEF_ENV_NOR_UPD \
229 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese363330b2005-08-04 17:09:16 +0200230 "kernel_addr=fff00000\0" \
231 "ramdisk_addr=fff10000\0" \
Stefan Roese363330b2005-08-04 17:09:16 +0200232 ""
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200233
Stefan Roesea98dfe62008-05-08 11:05:15 +0200234#define CONFIG_HAS_ETH0
Stefan Roese363330b2005-08-04 17:09:16 +0200235#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200236#define CONFIG_PHY1_ADDR 1
Stefan Roese797d8572005-08-11 17:56:56 +0200237
238#ifndef CONFIG_BAMBOO_NAND
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200239#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roese797d8572005-08-11 17:56:56 +0200240#endif /* CONFIG_BAMBOO_NAND */
241
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200242#ifdef CONFIG_440EP
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200243/* USB */
244#define CONFIG_USB_OHCI
245#define CONFIG_USB_STORAGE
246
247/*Comment this out to enable USB 1.1 device*/
248#define USB_2_0_DEVICE
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200249#endif /*CONFIG_440EP*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200250
Jon Loeliger8262ada2007-07-04 22:31:49 -0500251/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200252 * Commands additional to the ones defined in amcc-common.h
Jon Loeligere54e77a2007-07-10 09:29:01 -0500253 */
Jon Loeliger8262ada2007-07-04 22:31:49 -0500254#define CONFIG_CMD_DATE
Stefan Roesed4c0b702008-06-06 15:55:03 +0200255#define CONFIG_CMD_EXT2
256#define CONFIG_CMD_FAT
Jon Loeliger8262ada2007-07-04 22:31:49 -0500257#define CONFIG_CMD_PCI
Jon Loeliger8262ada2007-07-04 22:31:49 -0500258#define CONFIG_CMD_SDRAM
Jon Loeliger8262ada2007-07-04 22:31:49 -0500259#define CONFIG_CMD_SNTP
Stefan Roesed4c0b702008-06-06 15:55:03 +0200260#define CONFIG_CMD_USB
Jon Loeliger8262ada2007-07-04 22:31:49 -0500261
Stefan Roese797d8572005-08-11 17:56:56 +0200262#ifdef CONFIG_BAMBOO_NAND
Jon Loeliger8262ada2007-07-04 22:31:49 -0500263#define CONFIG_CMD_NAND
264#endif
Stefan Roese797d8572005-08-11 17:56:56 +0200265
Stefan Roese764784c2005-10-14 15:37:34 +0200266#define CONFIG_SUPPORT_VFAT
267
Stefan Roesed4c0b702008-06-06 15:55:03 +0200268/* Partitions */
269#define CONFIG_MAC_PARTITION
270#define CONFIG_DOS_PARTITION
271#define CONFIG_ISO_PARTITION
Stefan Roese529330e2006-07-27 16:14:05 +0200272
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200273/*-----------------------------------------------------------------------
274 * PCI stuff
275 *-----------------------------------------------------------------------
276 */
277/* General PCI */
Stefan Roese797d8572005-08-11 17:56:56 +0200278#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000279#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roese797d8572005-08-11 17:56:56 +0200280#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese363330b2005-08-04 17:09:16 +0200281#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200283
284/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_PCI_TARGET_INIT
286#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
289#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200290
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200291#endif /* __CONFIG_H */