blob: d0a0362d7ea6213bcc209d8b53637d1e9ae271c2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecca9f452013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seecca9f452013-12-30 18:26:14 -06004 */
5
6#include <common.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06007#include <asm/arch/clock_manager.h>
8#include <asm/arch/system_manager.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +01009#include <dm.h>
10#include <dwmmc.h>
11#include <errno.h>
12#include <fdtdec.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090013#include <linux/libfdt.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010014#include <linux/err.h>
15#include <malloc.h>
16
17DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060018
19static const struct socfpga_clock_manager *clock_manager_base =
20 (void *)SOCFPGA_CLKMGR_ADDRESS;
21static const struct socfpga_system_manager *system_manager_base =
22 (void *)SOCFPGA_SYSMGR_ADDRESS;
23
Simon Glassa3a43202016-07-05 17:10:16 -060024struct socfpga_dwmci_plat {
25 struct mmc_config cfg;
26 struct mmc mmc;
27};
28
Marek Vasutae66f3c2015-11-30 20:41:04 +010029/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080030struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010031 struct dwmci_host host;
32 unsigned int drvsel;
33 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080034};
35
36static void socfpga_dwmci_clksel(struct dwmci_host *host)
37{
38 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060039 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
40 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060041
42 /* Disable SDMMC clock. */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020043 clrbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060044 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
45
Chin Liang See48e7bf92015-11-26 09:43:43 +080046 debug("%s: drvsel %d smplsel %d\n", __func__,
47 priv->drvsel, priv->smplsel);
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060048 writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
Chin Liang Seecca9f452013-12-30 18:26:14 -060049
50 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
51 readl(&system_manager_base->sdmmcgrp_ctrl));
52
53 /* Enable SDMMC clock */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020054 setbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060055 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
56}
57
Marek Vasutae66f3c2015-11-30 20:41:04 +010058static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060059{
Marek Vasut17497232015-07-25 10:48:14 +020060 /* FIXME: probe from DT eventually too/ */
61 const unsigned long clk = cm_get_mmc_controller_clk_hz();
62
Marek Vasutae66f3c2015-11-30 20:41:04 +010063 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
64 struct dwmci_host *host = &priv->host;
65 int fifo_depth;
Pavel Machek51d21132014-09-08 14:08:45 +020066
67 if (clk == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010068 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +020069 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -060070 }
71
Simon Glassdd79d6e2017-01-17 16:52:55 -070072 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010073 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +020074 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010075 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +020076 return -EINVAL;
77 }
78
Marek Vasutae66f3c2015-11-30 20:41:04 +010079 host->name = dev->name;
Simon Glassba1dea42017-05-17 17:18:05 -060080 host->ioaddr = (void *)devfdt_get_addr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -070081 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010082 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -060083 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +010084
85 /*
86 * TODO(sjg@chromium.org): Remove the need for this hack.
87 * We only have one dwmmc block on gen5 SoCFPGA.
88 */
89 host->dev_index = 0;
Marek Vasut17497232015-07-25 10:48:14 +020090 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
Pavel Machek51d21132014-09-08 14:08:45 +020091 host->bus_hz = clk;
Chin Liang Seecca9f452013-12-30 18:26:14 -060092 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +020093 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glassdd79d6e2017-01-17 16:52:55 -070094 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010095 "drvsel", 3);
Simon Glassdd79d6e2017-01-17 16:52:55 -070096 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +010097 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +080098 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -060099
Marek Vasutae66f3c2015-11-30 20:41:04 +0100100 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600101}
102
Marek Vasutae66f3c2015-11-30 20:41:04 +0100103static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200104{
Simon Glassa3a43202016-07-05 17:10:16 -0600105#ifdef CONFIG_BLK
106 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
107#endif
Marek Vasutae66f3c2015-11-30 20:41:04 +0100108 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
109 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
110 struct dwmci_host *host = &priv->host;
Simon Glassa3a43202016-07-05 17:10:16 -0600111
112#ifdef CONFIG_BLK
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900113 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassa3a43202016-07-05 17:10:16 -0600114 host->mmc = &plat->mmc;
115#else
Marek Vasutae66f3c2015-11-30 20:41:04 +0100116 int ret;
Marek Vasut17497232015-07-25 10:48:14 +0200117
Marek Vasutae66f3c2015-11-30 20:41:04 +0100118 ret = add_dwmci(host, host->bus_hz, 400000);
119 if (ret)
120 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600121#endif
122 host->mmc->priv = &priv->host;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100123 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600124 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100125
Patrick Bruenn3eab2202018-03-06 09:07:23 +0100126 return dwmci_probe(dev);
Marek Vasut17497232015-07-25 10:48:14 +0200127}
128
Simon Glassa3a43202016-07-05 17:10:16 -0600129static int socfpga_dwmmc_bind(struct udevice *dev)
130{
131#ifdef CONFIG_BLK
132 struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
133 int ret;
134
135 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
136 if (ret)
137 return ret;
138#endif
139
140 return 0;
141}
142
Marek Vasutae66f3c2015-11-30 20:41:04 +0100143static const struct udevice_id socfpga_dwmmc_ids[] = {
144 { .compatible = "altr,socfpga-dw-mshc" },
145 { }
146};
Marek Vasut17497232015-07-25 10:48:14 +0200147
Marek Vasutae66f3c2015-11-30 20:41:04 +0100148U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
149 .name = "socfpga_dwmmc",
150 .id = UCLASS_MMC,
151 .of_match = socfpga_dwmmc_ids,
152 .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
Sylvain Lesne7083f912016-10-24 18:24:37 +0200153 .ops = &dm_dwmci_ops,
Simon Glassa3a43202016-07-05 17:10:16 -0600154 .bind = socfpga_dwmmc_bind,
Marek Vasutae66f3c2015-11-30 20:41:04 +0100155 .probe = socfpga_dwmmc_probe,
156 .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
Sylvain Lesne7083f912016-10-24 18:24:37 +0200157 .platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100158};