Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2011 Michal Simek |
| 3 | * |
| 4 | * Michal SIMEK <monstr@monstr.eu> |
| 5 | * |
| 6 | * Based on Xilinx gmac driver: |
| 7 | * (C) Copyright 2011 Xilinx |
| 8 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 9 | * SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 10 | */ |
| 11 | |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 12 | #include <clk.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 13 | #include <common.h> |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 14 | #include <dm.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 15 | #include <net.h> |
Michal Simek | b055f67 | 2014-04-25 14:17:38 +0200 | [diff] [blame] | 16 | #include <netdev.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 17 | #include <config.h> |
Michal Simek | d9cfa97 | 2015-09-24 20:13:45 +0200 | [diff] [blame] | 18 | #include <console.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 19 | #include <malloc.h> |
| 20 | #include <asm/io.h> |
| 21 | #include <phy.h> |
| 22 | #include <miiphy.h> |
Mateusz Kulikowski | 93597d7 | 2016-01-23 11:54:33 +0100 | [diff] [blame] | 23 | #include <wait_bit.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 24 | #include <watchdog.h> |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 25 | #include <asm/system.h> |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 26 | #include <asm/arch/hardware.h> |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 27 | #include <asm/arch/sys_proto.h> |
Masahiro Yamada | 64e4f7f | 2016-09-21 11:28:57 +0900 | [diff] [blame] | 28 | #include <linux/errno.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 29 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 30 | DECLARE_GLOBAL_DATA_PTR; |
| 31 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 32 | /* Bit/mask specification */ |
| 33 | #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ |
| 34 | #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ |
| 35 | #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ |
| 36 | #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ |
| 37 | #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ |
| 38 | |
| 39 | #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ |
| 40 | #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ |
| 41 | #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ |
| 42 | |
| 43 | #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ |
| 44 | #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ |
| 45 | #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ |
| 46 | |
| 47 | /* Wrap bit, last descriptor */ |
| 48 | #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 |
| 49 | #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 50 | #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 51 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 52 | #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ |
| 53 | #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ |
| 54 | #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ |
| 55 | #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ |
| 56 | |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 57 | #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */ |
| 58 | #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */ |
| 59 | #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */ |
| 60 | #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */ |
Siva Durga Prasad Paladugu | f6c2d20 | 2016-05-16 15:31:38 +0530 | [diff] [blame] | 61 | #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */ |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 62 | #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 63 | #ifdef CONFIG_ARM64 |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 64 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 65 | #else |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 66 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 67 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 68 | |
Siva Durga Prasad Paladugu | 71245a4 | 2014-07-08 15:31:03 +0530 | [diff] [blame] | 69 | #ifdef CONFIG_ARM64 |
| 70 | # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ |
| 71 | #else |
| 72 | # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ |
| 73 | #endif |
| 74 | |
| 75 | #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ |
| 76 | ZYNQ_GEM_NWCFG_FDEN | \ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 77 | ZYNQ_GEM_NWCFG_FSREM | \ |
| 78 | ZYNQ_GEM_NWCFG_MDCCLKDIV) |
| 79 | |
| 80 | #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ |
| 81 | |
| 82 | #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ |
| 83 | /* Use full configured addressable space (8 Kb) */ |
| 84 | #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 |
| 85 | /* Use full configured addressable space (4 Kb) */ |
| 86 | #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 |
| 87 | /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ |
| 88 | #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 |
| 89 | |
| 90 | #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ |
| 91 | ZYNQ_GEM_DMACR_RXSIZE | \ |
| 92 | ZYNQ_GEM_DMACR_TXSIZE | \ |
| 93 | ZYNQ_GEM_DMACR_RXBUF) |
| 94 | |
Michal Simek | 975ae35 | 2015-08-17 09:57:46 +0200 | [diff] [blame] | 95 | #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */ |
| 96 | |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 97 | #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000 |
| 98 | |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 99 | /* Use MII register 1 (MII status register) to detect PHY */ |
| 100 | #define PHY_DETECT_REG 1 |
| 101 | |
| 102 | /* Mask used to verify certain PHY features (or register contents) |
| 103 | * in the register above: |
| 104 | * 0x1000: 10Mbps full duplex support |
| 105 | * 0x0800: 10Mbps half duplex support |
| 106 | * 0x0008: Auto-negotiation support |
| 107 | */ |
| 108 | #define PHY_DETECT_MASK 0x1808 |
| 109 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 110 | /* TX BD status masks */ |
| 111 | #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff |
| 112 | #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 |
| 113 | #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 |
| 114 | |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 115 | /* Clock frequencies for different speeds */ |
| 116 | #define ZYNQ_GEM_FREQUENCY_10 2500000UL |
| 117 | #define ZYNQ_GEM_FREQUENCY_100 25000000UL |
| 118 | #define ZYNQ_GEM_FREQUENCY_1000 125000000UL |
| 119 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 120 | /* Device registers */ |
| 121 | struct zynq_gem_regs { |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 122 | u32 nwctrl; /* 0x0 - Network Control reg */ |
| 123 | u32 nwcfg; /* 0x4 - Network Config reg */ |
| 124 | u32 nwsr; /* 0x8 - Network Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 125 | u32 reserved1; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 126 | u32 dmacr; /* 0x10 - DMA Control reg */ |
| 127 | u32 txsr; /* 0x14 - TX Status reg */ |
| 128 | u32 rxqbase; /* 0x18 - RX Q Base address reg */ |
| 129 | u32 txqbase; /* 0x1c - TX Q Base address reg */ |
| 130 | u32 rxsr; /* 0x20 - RX Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 131 | u32 reserved2[2]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 132 | u32 idr; /* 0x2c - Interrupt Disable reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 133 | u32 reserved3; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 134 | u32 phymntnc; /* 0x34 - Phy Maintaince reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 135 | u32 reserved4[18]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 136 | u32 hashl; /* 0x80 - Hash Low address reg */ |
| 137 | u32 hashh; /* 0x84 - Hash High address reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 138 | #define LADDR_LOW 0 |
| 139 | #define LADDR_HIGH 1 |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 140 | u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */ |
| 141 | u32 match[4]; /* 0xa8 - Type ID1 Match reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 142 | u32 reserved6[18]; |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 143 | #define STAT_SIZE 44 |
| 144 | u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */ |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 145 | u32 reserved9[20]; |
| 146 | u32 pcscntrl; |
| 147 | u32 reserved7[143]; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 148 | u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */ |
| 149 | u32 reserved8[15]; |
| 150 | u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 151 | }; |
| 152 | |
| 153 | /* BD descriptors */ |
| 154 | struct emac_bd { |
| 155 | u32 addr; /* Next descriptor pointer */ |
| 156 | u32 status; |
| 157 | }; |
| 158 | |
Siva Durga Prasad Paladugu | 55931cf | 2015-04-15 12:15:01 +0530 | [diff] [blame] | 159 | #define RX_BUF 32 |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 160 | /* Page table entries are set to 1MB, or multiples of 1MB |
| 161 | * (not < 1MB). driver uses less bd's so use 1MB bdspace. |
| 162 | */ |
| 163 | #define BD_SPACE 0x100000 |
| 164 | /* BD separation space */ |
Michal Simek | c6eb0bc | 2015-08-17 09:45:53 +0200 | [diff] [blame] | 165 | #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd)) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 166 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 167 | /* Setup the first free TX descriptor */ |
| 168 | #define TX_FREE_DESC 2 |
| 169 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 170 | /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ |
| 171 | struct zynq_gem_priv { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 172 | struct emac_bd *tx_bd; |
| 173 | struct emac_bd *rx_bd; |
| 174 | char *rxbuffers; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 175 | u32 rxbd_current; |
| 176 | u32 rx_first_buf; |
| 177 | int phyaddr; |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 178 | int init; |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 179 | struct zynq_gem_regs *iobase; |
Michal Simek | 492de0f | 2015-10-07 16:42:56 +0200 | [diff] [blame] | 180 | phy_interface_t interface; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 181 | struct phy_device *phydev; |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 182 | int phy_of_handle; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 183 | struct mii_dev *bus; |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 184 | struct clk clk; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 185 | }; |
| 186 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 187 | static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum, |
| 188 | u32 op, u16 *data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 189 | { |
| 190 | u32 mgtcr; |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 191 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 192 | int err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 193 | |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 194 | err = wait_for_bit(__func__, ®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
Siva Durga Prasad Paladugu | d6c7af0 | 2017-05-30 14:28:39 +0200 | [diff] [blame] | 195 | true, 20000, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 196 | if (err) |
| 197 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 198 | |
| 199 | /* Construct mgtcr mask for the operation */ |
| 200 | mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | |
| 201 | (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | |
| 202 | (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; |
| 203 | |
| 204 | /* Write mgtcr and wait for completion */ |
| 205 | writel(mgtcr, ®s->phymntnc); |
| 206 | |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 207 | err = wait_for_bit(__func__, ®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
Siva Durga Prasad Paladugu | d6c7af0 | 2017-05-30 14:28:39 +0200 | [diff] [blame] | 208 | true, 20000, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 209 | if (err) |
| 210 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 211 | |
| 212 | if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) |
| 213 | *data = readl(®s->phymntnc); |
| 214 | |
| 215 | return 0; |
| 216 | } |
| 217 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 218 | static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr, |
| 219 | u32 regnum, u16 *val) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 220 | { |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 221 | u32 ret; |
| 222 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 223 | ret = phy_setup_op(priv, phy_addr, regnum, |
| 224 | ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 225 | |
| 226 | if (!ret) |
| 227 | debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__, |
| 228 | phy_addr, regnum, *val); |
| 229 | |
| 230 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 231 | } |
| 232 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 233 | static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr, |
| 234 | u32 regnum, u16 data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 235 | { |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 236 | debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr, |
| 237 | regnum, data); |
| 238 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 239 | return phy_setup_op(priv, phy_addr, regnum, |
| 240 | ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 241 | } |
| 242 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 243 | static int phy_detection(struct udevice *dev) |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 244 | { |
| 245 | int i; |
| 246 | u16 phyreg; |
| 247 | struct zynq_gem_priv *priv = dev->priv; |
| 248 | |
| 249 | if (priv->phyaddr != -1) { |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 250 | phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg); |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 251 | if ((phyreg != 0xFFFF) && |
| 252 | ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { |
| 253 | /* Found a valid PHY address */ |
| 254 | debug("Default phy address %d is valid\n", |
| 255 | priv->phyaddr); |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 256 | return 0; |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 257 | } else { |
| 258 | debug("PHY address is not setup correctly %d\n", |
| 259 | priv->phyaddr); |
| 260 | priv->phyaddr = -1; |
| 261 | } |
| 262 | } |
| 263 | |
| 264 | debug("detecting phy address\n"); |
| 265 | if (priv->phyaddr == -1) { |
| 266 | /* detect the PHY address */ |
| 267 | for (i = 31; i >= 0; i--) { |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 268 | phyread(priv, i, PHY_DETECT_REG, &phyreg); |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 269 | if ((phyreg != 0xFFFF) && |
| 270 | ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { |
| 271 | /* Found a valid PHY address */ |
| 272 | priv->phyaddr = i; |
| 273 | debug("Found valid phy address, %d\n", i); |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 274 | return 0; |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 275 | } |
| 276 | } |
| 277 | } |
| 278 | printf("PHY is not detected\n"); |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 279 | return -1; |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 280 | } |
| 281 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 282 | static int zynq_gem_setup_mac(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 283 | { |
| 284 | u32 i, macaddrlow, macaddrhigh; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 285 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 286 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 287 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 288 | |
| 289 | /* Set the MAC bits [31:0] in BOT */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 290 | macaddrlow = pdata->enetaddr[0]; |
| 291 | macaddrlow |= pdata->enetaddr[1] << 8; |
| 292 | macaddrlow |= pdata->enetaddr[2] << 16; |
| 293 | macaddrlow |= pdata->enetaddr[3] << 24; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 294 | |
| 295 | /* Set MAC bits [47:32] in TOP */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 296 | macaddrhigh = pdata->enetaddr[4]; |
| 297 | macaddrhigh |= pdata->enetaddr[5] << 8; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 298 | |
| 299 | for (i = 0; i < 4; i++) { |
| 300 | writel(0, ®s->laddr[i][LADDR_LOW]); |
| 301 | writel(0, ®s->laddr[i][LADDR_HIGH]); |
| 302 | /* Do not use MATCHx register */ |
| 303 | writel(0, ®s->match[i]); |
| 304 | } |
| 305 | |
| 306 | writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); |
| 307 | writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); |
| 308 | |
| 309 | return 0; |
| 310 | } |
| 311 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 312 | static int zynq_phy_init(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 313 | { |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 314 | int ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 315 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 316 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 317 | const u32 supported = SUPPORTED_10baseT_Half | |
| 318 | SUPPORTED_10baseT_Full | |
| 319 | SUPPORTED_100baseT_Half | |
| 320 | SUPPORTED_100baseT_Full | |
| 321 | SUPPORTED_1000baseT_Half | |
| 322 | SUPPORTED_1000baseT_Full; |
| 323 | |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 324 | /* Enable only MDIO bus */ |
| 325 | writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl); |
| 326 | |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 327 | if (priv->interface != PHY_INTERFACE_MODE_SGMII) { |
| 328 | ret = phy_detection(dev); |
| 329 | if (ret) { |
| 330 | printf("GEM PHY init failed\n"); |
| 331 | return ret; |
| 332 | } |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev, |
| 336 | priv->interface); |
Michal Simek | 2c68e08 | 2015-11-30 14:03:37 +0100 | [diff] [blame] | 337 | if (!priv->phydev) |
| 338 | return -ENODEV; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 339 | |
Nathan Rossi | f429f56 | 2017-03-06 00:36:23 +1000 | [diff] [blame] | 340 | priv->phydev->supported &= supported | ADVERTISED_Pause | |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 341 | ADVERTISED_Asym_Pause; |
| 342 | priv->phydev->advertising = priv->phydev->supported; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 343 | |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 344 | if (priv->phy_of_handle > 0) |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 345 | dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle); |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 346 | |
Michal Simek | 24ce232 | 2016-05-18 14:37:23 +0200 | [diff] [blame] | 347 | return phy_config(priv->phydev); |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 348 | } |
| 349 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 350 | static int zynq_gem_init(struct udevice *dev) |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 351 | { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 352 | u32 i, nwconfig; |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 353 | int ret; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 354 | unsigned long clk_rate = 0; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 355 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 356 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 357 | struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC]; |
| 358 | struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2]; |
| 359 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 360 | if (!priv->init) { |
| 361 | /* Disable all interrupts */ |
| 362 | writel(0xFFFFFFFF, ®s->idr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 363 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 364 | /* Disable the receiver & transmitter */ |
| 365 | writel(0, ®s->nwctrl); |
| 366 | writel(0, ®s->txsr); |
| 367 | writel(0, ®s->rxsr); |
| 368 | writel(0, ®s->phymntnc); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 369 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 370 | /* Clear the Hash registers for the mac address |
| 371 | * pointed by AddressPtr |
| 372 | */ |
| 373 | writel(0x0, ®s->hashl); |
| 374 | /* Write bits [63:32] in TOP */ |
| 375 | writel(0x0, ®s->hashh); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 376 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 377 | /* Clear all counters */ |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 378 | for (i = 0; i < STAT_SIZE; i++) |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 379 | readl(®s->stat[i]); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 380 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 381 | /* Setup RxBD space */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 382 | memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 383 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 384 | for (i = 0; i < RX_BUF; i++) { |
| 385 | priv->rx_bd[i].status = 0xF0000000; |
| 386 | priv->rx_bd[i].addr = |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 387 | ((ulong)(priv->rxbuffers) + |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 388 | (i * PKTSIZE_ALIGN)); |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 389 | } |
| 390 | /* WRAP bit to last BD */ |
| 391 | priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; |
| 392 | /* Write RxBDs to IP */ |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 393 | writel((ulong)priv->rx_bd, ®s->rxqbase); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 394 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 395 | /* Setup for DMA Configuration register */ |
| 396 | writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 397 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 398 | /* Setup for Network Control register, MDIO, Rx and Tx enable */ |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 399 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 400 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 401 | /* Disable the second priority queue */ |
| 402 | dummy_tx_bd->addr = 0; |
| 403 | dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 404 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 405 | ZYNQ_GEM_TXBUF_USED_MASK; |
| 406 | |
| 407 | dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK | |
| 408 | ZYNQ_GEM_RXBUF_NEW_MASK; |
| 409 | dummy_rx_bd->status = 0; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 410 | |
| 411 | writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr); |
| 412 | writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr); |
| 413 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 414 | priv->init++; |
| 415 | } |
| 416 | |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 417 | ret = phy_startup(priv->phydev); |
| 418 | if (ret) |
| 419 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 420 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 421 | if (!priv->phydev->link) { |
| 422 | printf("%s: No link.\n", priv->phydev->dev->name); |
Michal Simek | 216b96d | 2013-11-12 14:25:29 +0100 | [diff] [blame] | 423 | return -1; |
| 424 | } |
| 425 | |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 426 | nwconfig = ZYNQ_GEM_NWCFG_INIT; |
| 427 | |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 428 | if (priv->interface == PHY_INTERFACE_MODE_SGMII) { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 429 | nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL | |
| 430 | ZYNQ_GEM_NWCFG_PCS_SEL; |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 431 | #ifdef CONFIG_ARM64 |
| 432 | writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL, |
| 433 | ®s->pcscntrl); |
| 434 | #endif |
| 435 | } |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 436 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 437 | switch (priv->phydev->speed) { |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 438 | case SPEED_1000: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 439 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000, |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 440 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 441 | clk_rate = ZYNQ_GEM_FREQUENCY_1000; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 442 | break; |
| 443 | case SPEED_100: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 444 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100, |
Michal Simek | 6429595 | 2015-09-08 16:55:42 +0200 | [diff] [blame] | 445 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 446 | clk_rate = ZYNQ_GEM_FREQUENCY_100; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 447 | break; |
| 448 | case SPEED_10: |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 449 | clk_rate = ZYNQ_GEM_FREQUENCY_10; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 450 | break; |
| 451 | } |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 452 | |
Stefan Herbrechtsmeier | bb43397 | 2017-01-17 16:27:25 +0100 | [diff] [blame] | 453 | ret = clk_set_rate(&priv->clk, clk_rate); |
| 454 | if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) { |
| 455 | dev_err(dev, "failed to set tx clock rate\n"); |
| 456 | return ret; |
| 457 | } |
| 458 | |
| 459 | ret = clk_enable(&priv->clk); |
| 460 | if (ret && ret != -ENOSYS) { |
| 461 | dev_err(dev, "failed to enable tx clock\n"); |
| 462 | return ret; |
| 463 | } |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 464 | |
| 465 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 466 | ZYNQ_GEM_NWCTRL_TXEN_MASK); |
| 467 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 468 | return 0; |
| 469 | } |
| 470 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 471 | static int zynq_gem_send(struct udevice *dev, void *ptr, int len) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 472 | { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 473 | u32 addr, size; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 474 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 475 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 476 | struct emac_bd *current_bd = &priv->tx_bd[1]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 477 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 478 | /* Setup Tx BD */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 479 | memset(priv->tx_bd, 0, sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 480 | |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 481 | priv->tx_bd->addr = (ulong)ptr; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 482 | priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 483 | ZYNQ_GEM_TXBUF_LAST_MASK; |
| 484 | /* Dummy descriptor to mark it as the last in descriptor chain */ |
| 485 | current_bd->addr = 0x0; |
| 486 | current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 487 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 488 | ZYNQ_GEM_TXBUF_USED_MASK; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 489 | |
Michal Simek | b6fe7ad | 2015-08-17 09:50:09 +0200 | [diff] [blame] | 490 | /* setup BD */ |
| 491 | writel((ulong)priv->tx_bd, ®s->txqbase); |
| 492 | |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 493 | addr = (ulong) ptr; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 494 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 495 | size = roundup(len, ARCH_DMA_MINALIGN); |
| 496 | flush_dcache_range(addr, addr + size); |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 497 | |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 498 | addr = (ulong)priv->rxbuffers; |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 499 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 500 | size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN); |
| 501 | flush_dcache_range(addr, addr + size); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 502 | barrier(); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 503 | |
| 504 | /* Start transmit */ |
| 505 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); |
| 506 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 507 | /* Read TX BD status */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 508 | if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) |
| 509 | printf("TX buffers exhausted in mid frame\n"); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 510 | |
Michal Simek | 975ae35 | 2015-08-17 09:57:46 +0200 | [diff] [blame] | 511 | return wait_for_bit(__func__, ®s->txsr, ZYNQ_GEM_TSR_DONE, |
Mateusz Kulikowski | 93597d7 | 2016-01-23 11:54:33 +0100 | [diff] [blame] | 512 | true, 20000, true); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 516 | static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 517 | { |
| 518 | int frame_len; |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 519 | u32 addr; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 520 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 521 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 522 | |
| 523 | if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 524 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 525 | |
| 526 | if (!(current_bd->status & |
| 527 | (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { |
| 528 | printf("GEM: SOF or EOF not set for last buffer received!\n"); |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 529 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 533 | if (!frame_len) { |
| 534 | printf("%s: Zero size packet?\n", __func__); |
| 535 | return -1; |
| 536 | } |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 537 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 538 | addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; |
| 539 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 540 | *packetp = (uchar *)(uintptr_t)addr; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 541 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 542 | return frame_len; |
| 543 | } |
| 544 | |
| 545 | static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 546 | { |
| 547 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 548 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
| 549 | struct emac_bd *first_bd; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 550 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 551 | if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) { |
| 552 | priv->rx_first_buf = priv->rxbd_current; |
| 553 | } else { |
| 554 | current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 555 | current_bd->status = 0xF0000000; /* FIXME */ |
| 556 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 557 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 558 | if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { |
| 559 | first_bd = &priv->rx_bd[priv->rx_first_buf]; |
| 560 | first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 561 | first_bd->status = 0xF0000000; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 562 | } |
| 563 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 564 | if ((++priv->rxbd_current) >= RX_BUF) |
| 565 | priv->rxbd_current = 0; |
| 566 | |
Michal Simek | 139f410 | 2015-12-09 14:16:32 +0100 | [diff] [blame] | 567 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 568 | } |
| 569 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 570 | static void zynq_gem_halt(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 571 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 572 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 573 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 574 | |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 575 | clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 576 | ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 579 | __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) |
| 580 | { |
| 581 | return -ENOSYS; |
| 582 | } |
| 583 | |
| 584 | static int zynq_gem_read_rom_mac(struct udevice *dev) |
| 585 | { |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 586 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 587 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 588 | if (!pdata) |
| 589 | return -ENOSYS; |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 590 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 591 | return zynq_board_read_rom_ethaddr(pdata->enetaddr); |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 592 | } |
| 593 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 594 | static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr, |
| 595 | int devad, int reg) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 596 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 597 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 598 | int ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 599 | u16 val; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 600 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 601 | ret = phyread(priv, addr, reg, &val); |
| 602 | debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret); |
| 603 | return val; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 604 | } |
| 605 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 606 | static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad, |
| 607 | int reg, u16 value) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 608 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 609 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 610 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 611 | debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value); |
| 612 | return phywrite(priv, addr, reg, value); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 613 | } |
| 614 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 615 | static int zynq_gem_probe(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 616 | { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 617 | void *bd_space; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 618 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 619 | int ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 620 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 621 | /* Align rxbuffers to ARCH_DMA_MINALIGN */ |
| 622 | priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); |
| 623 | memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); |
| 624 | |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 625 | /* Align bd_space to MMU_SECTION_SHIFT */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 626 | bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); |
Michal Simek | 0afb6b2 | 2015-04-15 13:31:28 +0200 | [diff] [blame] | 627 | mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, |
| 628 | BD_SPACE, DCACHE_OFF); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 629 | |
| 630 | /* Initialize the bd spaces for tx and rx bd's */ |
| 631 | priv->tx_bd = (struct emac_bd *)bd_space; |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 632 | priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 633 | |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 634 | ret = clk_get_by_name(dev, "tx_clk", &priv->clk); |
| 635 | if (ret < 0) { |
| 636 | dev_err(dev, "failed to get clock\n"); |
| 637 | return -EINVAL; |
| 638 | } |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 639 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 640 | priv->bus = mdio_alloc(); |
| 641 | priv->bus->read = zynq_gem_miiphy_read; |
| 642 | priv->bus->write = zynq_gem_miiphy_write; |
| 643 | priv->bus->priv = priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 644 | |
Michal Simek | e4dab43 | 2016-12-08 10:25:44 +0100 | [diff] [blame] | 645 | ret = mdio_register_seq(priv->bus, dev->seq); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 646 | if (ret) |
| 647 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 648 | |
Siva Durga Prasad Paladugu | b81fe87 | 2016-03-30 12:29:49 +0530 | [diff] [blame] | 649 | return zynq_phy_init(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 650 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 651 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 652 | static int zynq_gem_remove(struct udevice *dev) |
| 653 | { |
| 654 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 655 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 656 | free(priv->phydev); |
| 657 | mdio_unregister(priv->bus); |
| 658 | mdio_free(priv->bus); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 659 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 660 | return 0; |
| 661 | } |
| 662 | |
| 663 | static const struct eth_ops zynq_gem_ops = { |
| 664 | .start = zynq_gem_init, |
| 665 | .send = zynq_gem_send, |
| 666 | .recv = zynq_gem_recv, |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 667 | .free_pkt = zynq_gem_free_pkt, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 668 | .stop = zynq_gem_halt, |
| 669 | .write_hwaddr = zynq_gem_setup_mac, |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 670 | .read_rom_hwaddr = zynq_gem_read_rom_mac, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 671 | }; |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 672 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 673 | static int zynq_gem_ofdata_to_platdata(struct udevice *dev) |
| 674 | { |
| 675 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 676 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 677 | int node = dev_of_offset(dev); |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 678 | const char *phy_mode; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 679 | |
Simon Glass | ba1dea4 | 2017-05-17 17:18:05 -0600 | [diff] [blame] | 680 | pdata->iobase = (phys_addr_t)devfdt_get_addr(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 681 | priv->iobase = (struct zynq_gem_regs *)pdata->iobase; |
| 682 | /* Hardcode for now */ |
Michal Simek | c6aa413 | 2015-12-09 09:29:12 +0100 | [diff] [blame] | 683 | priv->phyaddr = -1; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 684 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 685 | priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node, |
| 686 | "phy-handle"); |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 687 | if (priv->phy_of_handle > 0) |
| 688 | priv->phyaddr = fdtdec_get_int(gd->fdt_blob, |
| 689 | priv->phy_of_handle, "reg", -1); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 690 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 691 | phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL); |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 692 | if (phy_mode) |
| 693 | pdata->phy_interface = phy_get_interface_by_name(phy_mode); |
| 694 | if (pdata->phy_interface == -1) { |
| 695 | debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); |
| 696 | return -EINVAL; |
| 697 | } |
| 698 | priv->interface = pdata->phy_interface; |
| 699 | |
Michal Simek | fca1e84 | 2016-11-16 08:41:01 +0100 | [diff] [blame] | 700 | printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase, |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 701 | priv->phyaddr, phy_string_for_interface(priv->interface)); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 702 | |
| 703 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 704 | } |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 705 | |
| 706 | static const struct udevice_id zynq_gem_ids[] = { |
| 707 | { .compatible = "cdns,zynqmp-gem" }, |
| 708 | { .compatible = "cdns,zynq-gem" }, |
| 709 | { .compatible = "cdns,gem" }, |
| 710 | { } |
| 711 | }; |
| 712 | |
| 713 | U_BOOT_DRIVER(zynq_gem) = { |
| 714 | .name = "zynq_gem", |
| 715 | .id = UCLASS_ETH, |
| 716 | .of_match = zynq_gem_ids, |
| 717 | .ofdata_to_platdata = zynq_gem_ofdata_to_platdata, |
| 718 | .probe = zynq_gem_probe, |
| 719 | .remove = zynq_gem_remove, |
| 720 | .ops = &zynq_gem_ops, |
| 721 | .priv_auto_alloc_size = sizeof(struct zynq_gem_priv), |
| 722 | .platdata_auto_alloc_size = sizeof(struct eth_pdata), |
| 723 | }; |