blob: f6bbcdc48eded15e2ed78d842c37b1b6ad46bea9 [file] [log] [blame]
Michal Simek19dfc472012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +000010 */
11
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053012#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000013#include <common.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Michal Simek19dfc472012-09-13 20:23:34 +000015#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020016#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000017#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020018#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000019#include <malloc.h>
20#include <asm/io.h>
21#include <phy.h>
22#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010023#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000024#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053025#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020026#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020027#include <asm/arch/sys_proto.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090028#include <linux/errno.h>
Michal Simek19dfc472012-09-13 20:23:34 +000029
Michal Simek250e05e2015-11-30 14:14:56 +010030DECLARE_GLOBAL_DATA_PTR;
31
Michal Simek19dfc472012-09-13 20:23:34 +000032/* Bit/mask specification */
33#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38
39#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42
43#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46
47/* Wrap bit, last descriptor */
48#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020050#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000051
Michal Simek19dfc472012-09-13 20:23:34 +000052#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053057#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
58#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
59#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
60#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053061#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053062#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek780c5352015-09-08 17:20:01 +020063#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simek780c5352015-09-08 17:20:01 +020065#else
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053066#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek780c5352015-09-08 17:20:01 +020067#endif
Michal Simek19dfc472012-09-13 20:23:34 +000068
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053069#ifdef CONFIG_ARM64
70# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
71#else
72# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
73#endif
74
75#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
76 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek19dfc472012-09-13 20:23:34 +000077 ZYNQ_GEM_NWCFG_FSREM | \
78 ZYNQ_GEM_NWCFG_MDCCLKDIV)
79
80#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81
82#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83/* Use full configured addressable space (8 Kb) */
84#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85/* Use full configured addressable space (4 Kb) */
86#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89
90#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
91 ZYNQ_GEM_DMACR_RXSIZE | \
92 ZYNQ_GEM_DMACR_TXSIZE | \
93 ZYNQ_GEM_DMACR_RXBUF)
94
Michal Simek975ae352015-08-17 09:57:46 +020095#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
96
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +053097#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
98
Michal Simekab72cb42013-04-22 14:41:09 +020099/* Use MII register 1 (MII status register) to detect PHY */
100#define PHY_DETECT_REG 1
101
102/* Mask used to verify certain PHY features (or register contents)
103 * in the register above:
104 * 0x1000: 10Mbps full duplex support
105 * 0x0800: 10Mbps half duplex support
106 * 0x0008: Auto-negotiation support
107 */
108#define PHY_DETECT_MASK 0x1808
109
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530110/* TX BD status masks */
111#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
112#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
113#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
114
Soren Brinkmann4dded982013-11-21 13:39:01 -0800115/* Clock frequencies for different speeds */
116#define ZYNQ_GEM_FREQUENCY_10 2500000UL
117#define ZYNQ_GEM_FREQUENCY_100 25000000UL
118#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
119
Michal Simek19dfc472012-09-13 20:23:34 +0000120/* Device registers */
121struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200122 u32 nwctrl; /* 0x0 - Network Control reg */
123 u32 nwcfg; /* 0x4 - Network Config reg */
124 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000125 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200126 u32 dmacr; /* 0x10 - DMA Control reg */
127 u32 txsr; /* 0x14 - TX Status reg */
128 u32 rxqbase; /* 0x18 - RX Q Base address reg */
129 u32 txqbase; /* 0x1c - TX Q Base address reg */
130 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000131 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200132 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000133 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200134 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000135 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200136 u32 hashl; /* 0x80 - Hash Low address reg */
137 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000138#define LADDR_LOW 0
139#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200140 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
141 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000142 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200143#define STAT_SIZE 44
144 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530145 u32 reserved9[20];
146 u32 pcscntrl;
147 u32 reserved7[143];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700148 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149 u32 reserved8[15];
150 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek19dfc472012-09-13 20:23:34 +0000151};
152
153/* BD descriptors */
154struct emac_bd {
155 u32 addr; /* Next descriptor pointer */
156 u32 status;
157};
158
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530159#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530160/* Page table entries are set to 1MB, or multiples of 1MB
161 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162 */
163#define BD_SPACE 0x100000
164/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200165#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000166
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700167/* Setup the first free TX descriptor */
168#define TX_FREE_DESC 2
169
Michal Simek19dfc472012-09-13 20:23:34 +0000170/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530172 struct emac_bd *tx_bd;
173 struct emac_bd *rx_bd;
174 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000175 u32 rxbd_current;
176 u32 rx_first_buf;
177 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100178 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100179 struct zynq_gem_regs *iobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200180 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000181 struct phy_device *phydev;
Dan Murphya5828712016-05-02 15:45:57 -0500182 int phy_of_handle;
Michal Simek19dfc472012-09-13 20:23:34 +0000183 struct mii_dev *bus;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530184 struct clk clk;
Michal Simek19dfc472012-09-13 20:23:34 +0000185};
186
Michal Simek1a63ee22015-11-30 10:24:15 +0100187static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
188 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000189{
190 u32 mgtcr;
Michal Simek1a63ee22015-11-30 10:24:15 +0100191 struct zynq_gem_regs *regs = priv->iobase;
Michal Simeke6709652016-12-12 09:47:26 +0100192 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000193
Michal Simeke6709652016-12-12 09:47:26 +0100194 err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Siva Durga Prasad Paladugud6c7af02017-05-30 14:28:39 +0200195 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100196 if (err)
197 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000198
199 /* Construct mgtcr mask for the operation */
200 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
201 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
202 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
203
204 /* Write mgtcr and wait for completion */
205 writel(mgtcr, &regs->phymntnc);
206
Michal Simeke6709652016-12-12 09:47:26 +0100207 err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
Siva Durga Prasad Paladugud6c7af02017-05-30 14:28:39 +0200208 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100209 if (err)
210 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000211
212 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
213 *data = readl(&regs->phymntnc);
214
215 return 0;
216}
217
Michal Simek1a63ee22015-11-30 10:24:15 +0100218static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
219 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000220{
Michal Simekc919c2c2015-10-07 16:34:51 +0200221 u32 ret;
222
Michal Simek1a63ee22015-11-30 10:24:15 +0100223 ret = phy_setup_op(priv, phy_addr, regnum,
224 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200225
226 if (!ret)
227 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
228 phy_addr, regnum, *val);
229
230 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000231}
232
Michal Simek1a63ee22015-11-30 10:24:15 +0100233static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
234 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000235{
Michal Simekc919c2c2015-10-07 16:34:51 +0200236 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
237 regnum, data);
238
Michal Simek1a63ee22015-11-30 10:24:15 +0100239 return phy_setup_op(priv, phy_addr, regnum,
240 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000241}
242
Michal Simek250e05e2015-11-30 14:14:56 +0100243static int phy_detection(struct udevice *dev)
Michal Simekab72cb42013-04-22 14:41:09 +0200244{
245 int i;
246 u16 phyreg;
247 struct zynq_gem_priv *priv = dev->priv;
248
249 if (priv->phyaddr != -1) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100250 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200251 if ((phyreg != 0xFFFF) &&
252 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
253 /* Found a valid PHY address */
254 debug("Default phy address %d is valid\n",
255 priv->phyaddr);
Michal Simek75fbb692015-11-30 13:38:32 +0100256 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200257 } else {
258 debug("PHY address is not setup correctly %d\n",
259 priv->phyaddr);
260 priv->phyaddr = -1;
261 }
262 }
263
264 debug("detecting phy address\n");
265 if (priv->phyaddr == -1) {
266 /* detect the PHY address */
267 for (i = 31; i >= 0; i--) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100268 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200269 if ((phyreg != 0xFFFF) &&
270 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
271 /* Found a valid PHY address */
272 priv->phyaddr = i;
273 debug("Found valid phy address, %d\n", i);
Michal Simek75fbb692015-11-30 13:38:32 +0100274 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200275 }
276 }
277 }
278 printf("PHY is not detected\n");
Michal Simek75fbb692015-11-30 13:38:32 +0100279 return -1;
Michal Simekab72cb42013-04-22 14:41:09 +0200280}
281
Michal Simek250e05e2015-11-30 14:14:56 +0100282static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000283{
284 u32 i, macaddrlow, macaddrhigh;
Michal Simek250e05e2015-11-30 14:14:56 +0100285 struct eth_pdata *pdata = dev_get_platdata(dev);
286 struct zynq_gem_priv *priv = dev_get_priv(dev);
287 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000288
289 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100290 macaddrlow = pdata->enetaddr[0];
291 macaddrlow |= pdata->enetaddr[1] << 8;
292 macaddrlow |= pdata->enetaddr[2] << 16;
293 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000294
295 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100296 macaddrhigh = pdata->enetaddr[4];
297 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000298
299 for (i = 0; i < 4; i++) {
300 writel(0, &regs->laddr[i][LADDR_LOW]);
301 writel(0, &regs->laddr[i][LADDR_HIGH]);
302 /* Do not use MATCHx register */
303 writel(0, &regs->match[i]);
304 }
305
306 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
307 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
308
309 return 0;
310}
311
Michal Simek250e05e2015-11-30 14:14:56 +0100312static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000313{
Michal Simek75fbb692015-11-30 13:38:32 +0100314 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100315 struct zynq_gem_priv *priv = dev_get_priv(dev);
316 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000317 const u32 supported = SUPPORTED_10baseT_Half |
318 SUPPORTED_10baseT_Full |
319 SUPPORTED_100baseT_Half |
320 SUPPORTED_100baseT_Full |
321 SUPPORTED_1000baseT_Half |
322 SUPPORTED_1000baseT_Full;
323
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100324 /* Enable only MDIO bus */
325 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
326
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530327 if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
328 ret = phy_detection(dev);
329 if (ret) {
330 printf("GEM PHY init failed\n");
331 return ret;
332 }
Michal Simek7cd7ea62015-11-30 13:54:43 +0100333 }
334
335 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
336 priv->interface);
Michal Simek2c68e082015-11-30 14:03:37 +0100337 if (!priv->phydev)
338 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100339
Nathan Rossif429f562017-03-06 00:36:23 +1000340 priv->phydev->supported &= supported | ADVERTISED_Pause |
Michal Simek7cd7ea62015-11-30 13:54:43 +0100341 ADVERTISED_Asym_Pause;
342 priv->phydev->advertising = priv->phydev->supported;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100343
Dan Murphya5828712016-05-02 15:45:57 -0500344 if (priv->phy_of_handle > 0)
Simon Glassdd79d6e2017-01-17 16:52:55 -0700345 dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
Dan Murphya5828712016-05-02 15:45:57 -0500346
Michal Simek24ce2322016-05-18 14:37:23 +0200347 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100348}
349
Michal Simek250e05e2015-11-30 14:14:56 +0100350static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100351{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530352 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200353 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100354 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100355 struct zynq_gem_priv *priv = dev_get_priv(dev);
356 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100357 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
359
Michal Simeka94f84d2013-01-24 13:04:12 +0100360 if (!priv->init) {
361 /* Disable all interrupts */
362 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000363
Michal Simeka94f84d2013-01-24 13:04:12 +0100364 /* Disable the receiver & transmitter */
365 writel(0, &regs->nwctrl);
366 writel(0, &regs->txsr);
367 writel(0, &regs->rxsr);
368 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000369
Michal Simeka94f84d2013-01-24 13:04:12 +0100370 /* Clear the Hash registers for the mac address
371 * pointed by AddressPtr
372 */
373 writel(0x0, &regs->hashl);
374 /* Write bits [63:32] in TOP */
375 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000376
Michal Simeka94f84d2013-01-24 13:04:12 +0100377 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200378 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100379 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000380
Michal Simeka94f84d2013-01-24 13:04:12 +0100381 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530382 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000383
Michal Simeka94f84d2013-01-24 13:04:12 +0100384 for (i = 0; i < RX_BUF; i++) {
385 priv->rx_bd[i].status = 0xF0000000;
386 priv->rx_bd[i].addr =
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530387 ((ulong)(priv->rxbuffers) +
Michal Simek19dfc472012-09-13 20:23:34 +0000388 (i * PKTSIZE_ALIGN));
Michal Simeka94f84d2013-01-24 13:04:12 +0100389 }
390 /* WRAP bit to last BD */
391 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392 /* Write RxBDs to IP */
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530393 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek19dfc472012-09-13 20:23:34 +0000394
Michal Simeka94f84d2013-01-24 13:04:12 +0100395 /* Setup for DMA Configuration register */
396 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000397
Michal Simeka94f84d2013-01-24 13:04:12 +0100398 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simekd9f2c112012-10-15 14:01:23 +0200399 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000400
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700401 /* Disable the second priority queue */
402 dummy_tx_bd->addr = 0;
403 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
404 ZYNQ_GEM_TXBUF_LAST_MASK|
405 ZYNQ_GEM_TXBUF_USED_MASK;
406
407 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
408 ZYNQ_GEM_RXBUF_NEW_MASK;
409 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700410
411 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
412 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
413
Michal Simeka94f84d2013-01-24 13:04:12 +0100414 priv->init++;
415 }
416
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200417 ret = phy_startup(priv->phydev);
418 if (ret)
419 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000420
Michal Simek43b38322015-11-30 13:44:49 +0100421 if (!priv->phydev->link) {
422 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100423 return -1;
424 }
425
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530426 nwconfig = ZYNQ_GEM_NWCFG_INIT;
427
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530428 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530429 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
430 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530431#ifdef CONFIG_ARM64
432 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
433 &regs->pcscntrl);
434#endif
435 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530436
Michal Simek43b38322015-11-30 13:44:49 +0100437 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200438 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530439 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200440 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800441 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200442 break;
443 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530444 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200445 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800446 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200447 break;
448 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800449 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200450 break;
451 }
David Andrey73875dc2013-04-05 17:24:24 +0200452
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100453 ret = clk_set_rate(&priv->clk, clk_rate);
454 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
455 dev_err(dev, "failed to set tx clock rate\n");
456 return ret;
457 }
458
459 ret = clk_enable(&priv->clk);
460 if (ret && ret != -ENOSYS) {
461 dev_err(dev, "failed to enable tx clock\n");
462 return ret;
463 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200464
465 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
466 ZYNQ_GEM_NWCTRL_TXEN_MASK);
467
Michal Simek19dfc472012-09-13 20:23:34 +0000468 return 0;
469}
470
Michal Simek250e05e2015-11-30 14:14:56 +0100471static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000472{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530473 u32 addr, size;
Michal Simek250e05e2015-11-30 14:14:56 +0100474 struct zynq_gem_priv *priv = dev_get_priv(dev);
475 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200476 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000477
Michal Simek19dfc472012-09-13 20:23:34 +0000478 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530479 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000480
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530481 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530482 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200483 ZYNQ_GEM_TXBUF_LAST_MASK;
484 /* Dummy descriptor to mark it as the last in descriptor chain */
485 current_bd->addr = 0x0;
486 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
487 ZYNQ_GEM_TXBUF_LAST_MASK|
488 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530489
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200490 /* setup BD */
491 writel((ulong)priv->tx_bd, &regs->txqbase);
492
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530493 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530494 addr &= ~(ARCH_DMA_MINALIGN - 1);
495 size = roundup(len, ARCH_DMA_MINALIGN);
496 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530497
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530498 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530499 addr &= ~(ARCH_DMA_MINALIGN - 1);
500 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
501 flush_dcache_range(addr, addr + size);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530502 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000503
504 /* Start transmit */
505 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
506
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530507 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530508 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
509 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000510
Michal Simek975ae352015-08-17 09:57:46 +0200511 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowski93597d72016-01-23 11:54:33 +0100512 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000513}
514
515/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100516static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000517{
518 int frame_len;
Michal Simek57b02692015-12-09 14:26:48 +0100519 u32 addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100520 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000521 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000522
523 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100524 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000525
526 if (!(current_bd->status &
527 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
528 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100529 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000530 }
531
532 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100533 if (!frame_len) {
534 printf("%s: Zero size packet?\n", __func__);
535 return -1;
536 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530537
Michal Simek57b02692015-12-09 14:26:48 +0100538 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
539 addr &= ~(ARCH_DMA_MINALIGN - 1);
540 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000541
Michal Simek57b02692015-12-09 14:26:48 +0100542 return frame_len;
543}
544
545static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
546{
547 struct zynq_gem_priv *priv = dev_get_priv(dev);
548 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
549 struct emac_bd *first_bd;
Michal Simek19dfc472012-09-13 20:23:34 +0000550
Michal Simek57b02692015-12-09 14:26:48 +0100551 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
552 priv->rx_first_buf = priv->rxbd_current;
553 } else {
554 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
555 current_bd->status = 0xF0000000; /* FIXME */
556 }
Michal Simek19dfc472012-09-13 20:23:34 +0000557
Michal Simek57b02692015-12-09 14:26:48 +0100558 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
559 first_bd = &priv->rx_bd[priv->rx_first_buf];
560 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
561 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000562 }
563
Michal Simek57b02692015-12-09 14:26:48 +0100564 if ((++priv->rxbd_current) >= RX_BUF)
565 priv->rxbd_current = 0;
566
Michal Simek139f4102015-12-09 14:16:32 +0100567 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000568}
569
Michal Simek250e05e2015-11-30 14:14:56 +0100570static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000571{
Michal Simek250e05e2015-11-30 14:14:56 +0100572 struct zynq_gem_priv *priv = dev_get_priv(dev);
573 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000574
Michal Simekd9f2c112012-10-15 14:01:23 +0200575 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
576 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000577}
578
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600579__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
580{
581 return -ENOSYS;
582}
583
584static int zynq_gem_read_rom_mac(struct udevice *dev)
585{
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600586 struct eth_pdata *pdata = dev_get_platdata(dev);
587
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200588 if (!pdata)
589 return -ENOSYS;
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600590
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200591 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600592}
593
Michal Simek250e05e2015-11-30 14:14:56 +0100594static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
595 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000596{
Michal Simek250e05e2015-11-30 14:14:56 +0100597 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000598 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100599 u16 val;
Michal Simek19dfc472012-09-13 20:23:34 +0000600
Michal Simek250e05e2015-11-30 14:14:56 +0100601 ret = phyread(priv, addr, reg, &val);
602 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
603 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000604}
605
Michal Simek250e05e2015-11-30 14:14:56 +0100606static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
607 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000608{
Michal Simek250e05e2015-11-30 14:14:56 +0100609 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000610
Michal Simek250e05e2015-11-30 14:14:56 +0100611 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
612 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000613}
614
Michal Simek250e05e2015-11-30 14:14:56 +0100615static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000616{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530617 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100618 struct zynq_gem_priv *priv = dev_get_priv(dev);
619 int ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000620
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530621 /* Align rxbuffers to ARCH_DMA_MINALIGN */
622 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
623 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
624
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530625 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530626 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek0afb6b22015-04-15 13:31:28 +0200627 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
628 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530629
630 /* Initialize the bd spaces for tx and rx bd's */
631 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530632 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530633
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530634 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
635 if (ret < 0) {
636 dev_err(dev, "failed to get clock\n");
637 return -EINVAL;
638 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530639
Michal Simek250e05e2015-11-30 14:14:56 +0100640 priv->bus = mdio_alloc();
641 priv->bus->read = zynq_gem_miiphy_read;
642 priv->bus->write = zynq_gem_miiphy_write;
643 priv->bus->priv = priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000644
Michal Simeke4dab432016-12-08 10:25:44 +0100645 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simek250e05e2015-11-30 14:14:56 +0100646 if (ret)
647 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000648
Siva Durga Prasad Paladugub81fe872016-03-30 12:29:49 +0530649 return zynq_phy_init(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100650}
Michal Simek19dfc472012-09-13 20:23:34 +0000651
Michal Simek250e05e2015-11-30 14:14:56 +0100652static int zynq_gem_remove(struct udevice *dev)
653{
654 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000655
Michal Simek250e05e2015-11-30 14:14:56 +0100656 free(priv->phydev);
657 mdio_unregister(priv->bus);
658 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000659
Michal Simek250e05e2015-11-30 14:14:56 +0100660 return 0;
661}
662
663static const struct eth_ops zynq_gem_ops = {
664 .start = zynq_gem_init,
665 .send = zynq_gem_send,
666 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100667 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100668 .stop = zynq_gem_halt,
669 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600670 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek250e05e2015-11-30 14:14:56 +0100671};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100672
Michal Simek250e05e2015-11-30 14:14:56 +0100673static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
674{
675 struct eth_pdata *pdata = dev_get_platdata(dev);
676 struct zynq_gem_priv *priv = dev_get_priv(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700677 int node = dev_of_offset(dev);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100678 const char *phy_mode;
Michal Simek250e05e2015-11-30 14:14:56 +0100679
Simon Glassba1dea42017-05-17 17:18:05 -0600680 pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100681 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
682 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100683 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100684
Simon Glassdd79d6e2017-01-17 16:52:55 -0700685 priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
686 "phy-handle");
Dan Murphya5828712016-05-02 15:45:57 -0500687 if (priv->phy_of_handle > 0)
688 priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
689 priv->phy_of_handle, "reg", -1);
Michal Simek250e05e2015-11-30 14:14:56 +0100690
Simon Glassdd79d6e2017-01-17 16:52:55 -0700691 phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100692 if (phy_mode)
693 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
694 if (pdata->phy_interface == -1) {
695 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
696 return -EINVAL;
697 }
698 priv->interface = pdata->phy_interface;
699
Michal Simekfca1e842016-11-16 08:41:01 +0100700 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100701 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek250e05e2015-11-30 14:14:56 +0100702
703 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000704}
Michal Simek250e05e2015-11-30 14:14:56 +0100705
706static const struct udevice_id zynq_gem_ids[] = {
707 { .compatible = "cdns,zynqmp-gem" },
708 { .compatible = "cdns,zynq-gem" },
709 { .compatible = "cdns,gem" },
710 { }
711};
712
713U_BOOT_DRIVER(zynq_gem) = {
714 .name = "zynq_gem",
715 .id = UCLASS_ETH,
716 .of_match = zynq_gem_ids,
717 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
718 .probe = zynq_gem_probe,
719 .remove = zynq_gem_remove,
720 .ops = &zynq_gem_ops,
721 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
722 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
723};