blob: 1d10f7f2a0c16b4bf42c9709c8c869ef18f05d8b [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21#define CONFIG_MCF5227x /* define processor family */
22#define CONFIG_M52277 /* define processor type */
23#define CONFIG_M52277EVB /* M52277EVB board */
24
TsiChungLiew99b037a2008-01-14 17:43:33 -060025#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew39966e32008-10-21 15:37:02 +000027#define CONFIG_BAUDRATE 115200
TsiChungLiew99b037a2008-01-14 17:43:33 -060028
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
42#include <config_cmd_default.h>
43
44#define CONFIG_CMD_CACHE
45#define CONFIG_CMD_DATE
46#define CONFIG_CMD_ELF
47#define CONFIG_CMD_FLASH
48#define CONFIG_CMD_I2C
49#define CONFIG_CMD_JFFS2
50#define CONFIG_CMD_LOADB
51#define CONFIG_CMD_LOADS
52#define CONFIG_CMD_MEMORY
53#define CONFIG_CMD_MISC
54#undef CONFIG_CMD_NET
Jason Jin47e71002011-08-19 10:09:57 +080055#undef CONFIG_CMD_NFS
TsiChungLiew99b037a2008-01-14 17:43:33 -060056#define CONFIG_CMD_REGINFO
57#undef CONFIG_CMD_USB
58#undef CONFIG_CMD_BMP
TsiChung Liew39966e32008-10-21 15:37:02 +000059#define CONFIG_CMD_SPI
60#define CONFIG_CMD_SF
TsiChungLiew99b037a2008-01-14 17:43:33 -060061
TsiChung Liew39966e32008-10-21 15:37:02 +000062#define CONFIG_HOSTNAME M52277EVB
63#define CONFIG_SYS_UBOOT_END 0x3FFFF
64#define CONFIG_SYS_LOAD_ADDR2 0x40010007
65#ifdef CONFIG_SYS_STMICRO_BOOT
66/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060067#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020068 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000069 "loadaddr=0x40010000\0" \
70 "uboot=u-boot.bin\0" \
71 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020072 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060073 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000074 "prog=sf probe 0:2 10000 1;" \
75 "sf erase 0 30000;" \
76 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060077 "save\0" \
78 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000079#endif
80#ifdef CONFIG_SYS_SPANSION_BOOT
81#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020082 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000083 "loadaddr=0x40010000\0" \
84 "uboot=u-boot.bin\0" \
85 "load=loadb ${loadaddr} ${baudrate}\0" \
86 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020087 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
88 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
89 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
90 __stringify(CONFIG_SYS_UBOOT_END) ";" \
91 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000092 " ${filesize}; save\0" \
93 "updsbf=run loadsbf; run progsbf\0" \
94 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020095 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000096 "progsbf=sf probe 0:2 10000 1;" \
97 "sf erase 0 30000;" \
98 "sf write ${loadaddr} 0 30000;" \
99 ""
100#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600101
TsiChung Liew39966e32008-10-21 15:37:02 +0000102#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600103/* LCD */
104#ifdef CONFIG_CMD_BMP
105#define CONFIG_LCD
106#define CONFIG_SPLASH_SCREEN
107#define CONFIG_LCD_LOGO
108#define CONFIG_SHARP_LQ035Q7DH06
109#endif
110
111/* USB */
112#ifdef CONFIG_CMD_USB
113#define CONFIG_USB_EHCI
114#define CONFIG_USB_STORAGE
115#define CONFIG_DOS_PARTITION
116#define CONFIG_MAC_PARTITION
117#define CONFIG_ISO_PARTITION
TsiChung Liew39966e32008-10-21 15:37:02 +0000118#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -0600120#endif
121
122/* Realtime clock */
123#define CONFIG_MCFRTC
124#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600126
127/* Timer */
128#define CONFIG_MCFTMR
129#undef CONFIG_MCFPIT
130
131/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200132#define CONFIG_SYS_I2C
133#define CONFIG_SYS_I2C_FSL
134#define CONFIG_SYS_FSL_I2C_SPEED 80000
135#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
136#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000137#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
138
139/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000140#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000141#define CONFIG_CF_DSPI
142#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000143#define CONFIG_SYS_SBFHDR_SIZE 0x7
144#ifdef CONFIG_CMD_SPI
145# define CONFIG_SYS_DSPI_CS2
146# define CONFIG_SPI_FLASH
147# define CONFIG_SPI_FLASH_STMICRO
148
TsiChung Liewa424ba22009-06-30 14:18:29 +0000149# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
150 DSPI_CTAR_PCSSCK_1CLK | \
151 DSPI_CTAR_PASC(0) | \
152 DSPI_CTAR_PDT(0) | \
153 DSPI_CTAR_CSSCK(0) | \
154 DSPI_CTAR_ASC(0) | \
155 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000156#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600157
158/* Input, PCI, Flexbus, and VCO */
159#define CONFIG_EXTRA_CLOCK
160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600162
TsiChung Liew39966e32008-10-21 15:37:02 +0000163#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600164
TsiChung Liew39966e32008-10-21 15:37:02 +0000165#define CONFIG_SYS_PROMPT "-> "
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600167
168#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000169#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600170#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000171#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600172#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000173#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
174#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
175#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600176
TsiChung Liew39966e32008-10-21 15:37:02 +0000177#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600178
TsiChung Liew39966e32008-10-21 15:37:02 +0000179#define CONFIG_SYS_HZ 1000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600182
183/*
184 * Low Level Configuration Settings
185 * (address mappings, register initial values, etc.)
186 * You should know what you are doing if you make changes here.
187 */
188
TsiChung Liew39966e32008-10-21 15:37:02 +0000189/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600190 * Definitions for initial stack pointer and data area (in DPRAM)
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200193#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000194#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200195#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000196#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200197#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600198
TsiChung Liew39966e32008-10-21 15:37:02 +0000199/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_SDRAM_BASE 0x40000000
205#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
206#define CONFIG_SYS_SDRAM_CFG1 0x43711630
207#define CONFIG_SYS_SDRAM_CFG2 0x56670000
208#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
209#define CONFIG_SYS_SDRAM_EMOD 0x81810000
210#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000211#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
214#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600215
TsiChung Liew39966e32008-10-21 15:37:02 +0000216#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200217# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000218#else
219# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
220#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
222#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
223#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600224
225/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000227#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600228
TsiChung Liew39966e32008-10-21 15:37:02 +0000229/*
230 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800231 * Environment is not embedded in u-boot. First time runing may have env
232 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600233 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000234#ifdef CONFIG_CF_SBF
235# define CONFIG_ENV_IS_IN_SPI_FLASH
236# define CONFIG_ENV_SPI_CS 2
237#else
238# define CONFIG_ENV_IS_IN_FLASH 1
239#endif
240#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600241
242/*-----------------------------------------------------------------------
243 * FLASH organization
244 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000245#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000246# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800247# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000248# define CONFIG_ENV_OFFSET 0x30000
249# define CONFIG_ENV_SIZE 0x1000
250# define CONFIG_ENV_SECT_SIZE 0x10000
251#endif
252#ifdef CONFIG_SYS_SPANSION_BOOT
253# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
254# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800255# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000256# define CONFIG_ENV_SIZE 0x1000
257# define CONFIG_ENV_SECT_SIZE 0x8000
258#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_FLASH_CFI
261#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200262# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000263# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
264# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
266# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
267# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
268# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
269# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
270# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000271# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600272#endif
273
274/*
275 * This is setting for JFFS2 support in u-boot.
276 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
277 */
278#ifdef CONFIG_CMD_JFFS2
279# define CONFIG_JFFS2_DEV "nor0"
280# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600282#endif
283
284/*-----------------------------------------------------------------------
285 * Cache Configuration
286 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000287#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600288
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600289#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200290 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600291#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200292 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600293#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
294#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
295 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
296 CF_ACR_EN | CF_ACR_SM_ALL)
297#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
298 CF_CACR_DISD | CF_CACR_INVI | \
299 CF_CACR_CEIB | CF_CACR_DCM | \
300 CF_CACR_EUSP)
301
TsiChungLiew99b037a2008-01-14 17:43:33 -0600302/*-----------------------------------------------------------------------
303 * Memory bank definitions
304 */
305/*
306 * CS0 - NOR Flash
307 * CS1 - Available
308 * CS2 - Available
309 * CS3 - Available
310 * CS4 - Available
311 * CS5 - Available
312 */
313
TsiChung Liew39966e32008-10-21 15:37:02 +0000314#ifdef CONFIG_CF_SBF
315#define CONFIG_SYS_CS0_BASE 0x04000000
316#define CONFIG_SYS_CS0_MASK 0x00FF0001
317#define CONFIG_SYS_CS0_CTRL 0x00001FA0
318#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_CS0_BASE 0x00000000
320#define CONFIG_SYS_CS0_MASK 0x00FF0001
321#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000322#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600323
324#endif /* _M52277EVB_H */