blob: 169f94a366038a601bde9c818d65d93bff7e1c2b [file] [log] [blame]
Timur Tabi9b45b5a2010-06-14 15:28:24 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi9b45b5a2010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Matthew McClintockc4253e92012-05-18 06:04:17 +000014#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080015#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangdfb2b152013-08-16 15:16:12 +080018#define CONFIG_SYS_TEXT_BASE 0x11001000
19#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080020#define CONFIG_SPL_PAD_TO 0x20000
21#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053022#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080023#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
24#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080025#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080026#define CONFIG_SYS_MPC85XX_NO_RESETVEC
27#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
28#define CONFIG_SPL_MMC_BOOT
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_COMMON_INIT_DDR
31#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000032#endif
33
34#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080035#define CONFIG_SPL_SPI_FLASH_MINIMAL
36#define CONFIG_SPL_FLUSH_IMAGE
37#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9b155ca2013-08-16 15:16:14 +080038#define CONFIG_SYS_TEXT_BASE 0x11001000
39#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080040#define CONFIG_SPL_PAD_TO 0x20000
41#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053042#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080043#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080045#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080046#define CONFIG_SYS_MPC85XX_NO_RESETVEC
47#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
48#define CONFIG_SPL_SPI_BOOT
49#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_COMMON_INIT_DDR
51#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000052#endif
53
Matthew McClintockcd99caa2013-02-18 10:02:19 +000054#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080055#define CONFIG_SYS_NAND_MAX_ECCPOS 56
56#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000057
58#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080059#ifdef CONFIG_TPL_BUILD
60#define CONFIG_SPL_NAND_BOOT
61#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060062#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080063#define CONFIG_SPL_COMMON_INIT_DDR
64#define CONFIG_SPL_MAX_SIZE (128 << 10)
65#define CONFIG_SPL_TEXT_BASE 0xf8f81000
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053067#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080068#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
69#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
70#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
71#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000072#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000073#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080074#define CONFIG_SPL_TEXT_BASE 0xff800000
75#define CONFIG_SPL_MAX_SIZE 4096
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
78#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
79#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
80#endif
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_TPL_PAD_TO 0x20000
83#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
84#define CONFIG_SYS_TEXT_BASE 0x11001000
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000086#endif
87
Timur Tabi9b45b5a2010-06-14 15:28:24 -050088/* High Level Configuration Options */
89#define CONFIG_BOOKE /* BOOKE */
90#define CONFIG_E500 /* BOOKE e500 family */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050091#define CONFIG_MP /* support multiple processors */
92
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020093#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053094#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020095#endif
96
Kumar Galae727a362011-01-12 02:48:53 -060097#ifndef CONFIG_RESET_VECTOR_ADDRESS
98#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
99#endif
100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500101#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400102#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
103#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
104#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500105#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
106#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
107#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
108
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500109#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -0500110
111#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500112#define CONFIG_ADDR_MAP
113#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800114#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500115
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500116#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
117#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
118#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
119
120/*
121 * These can be toggled for performance analysis, otherwise use default.
122 */
123#define CONFIG_L2_CACHE
124#define CONFIG_BTB
125
126#define CONFIG_SYS_MEMTEST_START 0x00000000
127#define CONFIG_SYS_MEMTEST_END 0x7fffffff
128
Timur Tabid8f341c2011-08-04 18:03:41 -0500129#define CONFIG_SYS_CCSRBAR 0xffe00000
130#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500131
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000132/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
133 SPL code*/
134#ifdef CONFIG_SPL_BUILD
135#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
136#endif
137
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500138/* DDR Setup */
139#define CONFIG_DDR_SPD
140#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700141#define CONFIG_SYS_FSL_DDR3
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500142
143#ifdef CONFIG_DDR_ECC
144#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
145#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
146#endif
147
148#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
149#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
150
151#define CONFIG_NUM_DDR_CONTROLLERS 1
152#define CONFIG_DIMM_SLOTS_PER_CTLR 1
153#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
154
155/* I2C addresses of SPD EEPROMs */
156#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600157#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500158
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000159/* These are used when DDR doesn't use SPD. */
160#define CONFIG_SYS_SDRAM_SIZE 2048
161#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
162#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
163#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
164#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
165#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
166#define CONFIG_SYS_DDR_TIMING_3 0x00010000
167#define CONFIG_SYS_DDR_TIMING_0 0x40110104
168#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
169#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
170#define CONFIG_SYS_DDR_MODE_1 0x00441221
171#define CONFIG_SYS_DDR_MODE_2 0x00000000
172#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
173#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
174#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
175#define CONFIG_SYS_DDR_CONTROL 0xc7000008
176#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
177#define CONFIG_SYS_DDR_TIMING_4 0x00220001
178#define CONFIG_SYS_DDR_TIMING_5 0x02401400
179#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
180#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
181
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500182/*
183 * Memory map
184 *
185 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
186 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
187 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
188 *
189 * Localbus cacheable (TBD)
190 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
191 *
192 * Localbus non-cacheable
193 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
194 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000195 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500196 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
197 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
198 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
199 */
200
201/*
202 * Local Bus Definitions
203 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000204#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800205#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000206#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800207#else
208#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
209#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500210
211#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000212 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500213#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
214
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000215#ifdef CONFIG_NAND
216#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
217#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
218#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500219#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
220#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000221#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500222
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000223#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500224#define CONFIG_SYS_FLASH_QUIET_TEST
225#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
226
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000227#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500228#define CONFIG_SYS_MAX_FLASH_SECT 1024
229
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000230#ifndef CONFIG_SYS_MONITOR_BASE
231#ifdef CONFIG_SPL_BUILD
232#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
233#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200234#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000235#endif
236#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500237
238#define CONFIG_FLASH_CFI_DRIVER
239#define CONFIG_SYS_FLASH_CFI
240#define CONFIG_SYS_FLASH_EMPTY_INFO
241
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000242/* Nand Flash */
243#if defined(CONFIG_NAND_FSL_ELBC)
244#define CONFIG_SYS_NAND_BASE 0xff800000
245#ifdef CONFIG_PHYS_64BIT
246#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
247#else
248#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
249#endif
250
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800251#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000252#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000253#define CONFIG_CMD_NAND 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800254#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000255#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
256
257/* NAND flash config */
258#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
259 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
260 | BR_PS_8 /* Port Size = 8 bit */ \
261 | BR_MS_FCM /* MSEL = FCM */ \
262 | BR_V) /* valid */
263#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
264 | OR_FCM_PGS /* Large Page*/ \
265 | OR_FCM_CSCT \
266 | OR_FCM_CST \
267 | OR_FCM_CHT \
268 | OR_FCM_SCY_1 \
269 | OR_FCM_TRLX \
270 | OR_FCM_EHTR)
271#ifdef CONFIG_NAND
272#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
273#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
274#else
275#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
276#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
277#endif
278
279#endif /* CONFIG_NAND_FSL_ELBC */
280
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500281#define CONFIG_BOARD_EARLY_INIT_F
282#define CONFIG_BOARD_EARLY_INIT_R
283#define CONFIG_MISC_INIT_R
Timur Tabi8848d472010-07-21 16:56:19 -0500284#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500285
286#define CONFIG_FSL_NGPIXIS
287#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800288#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500289#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800290#else
291#define PIXIS_BASE_PHYS PIXIS_BASE
292#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500293
294#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
295#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
296
297#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800298#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500299#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000300#define PIXIS_SPD 0x07
301#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800302#define PIXIS_ELBC_SPI_MASK 0xc0
303#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500304
305#define CONFIG_SYS_INIT_RAM_LOCK
306#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200307#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500308
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500309#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200310 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500311#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
312
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530313#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800314#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500315
316/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800317 * Config the L2 Cache as L2 SRAM
318*/
319#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800320#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800321#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
322#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
323#define CONFIG_SYS_L2_SIZE (256 << 10)
324#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
325#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800326#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800327#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang3587a832014-01-24 15:50:08 +0800328#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
329#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800330#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800331#elif defined(CONFIG_NAND)
332#ifdef CONFIG_TPL_BUILD
333#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
334#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
335#define CONFIG_SYS_L2_SIZE (256 << 10)
336#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
337#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
338#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
339#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
340#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
341#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
342#else
343#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
344#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
345#define CONFIG_SYS_L2_SIZE (256 << 10)
346#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
347#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
348#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
349#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800350#endif
351#endif
352
353/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500354 * Serial Port
355 */
356#define CONFIG_CONS_INDEX 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500357#define CONFIG_SYS_NS16550_SERIAL
358#define CONFIG_SYS_NS16550_REG_SIZE 1
359#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800360#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000361#define CONFIG_NS16550_MIN_FUNCTIONS
362#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500363
364#define CONFIG_SYS_BAUDRATE_TABLE \
365 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
366
367#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
368#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
369
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500370/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500371
Timur Tabi209c0722010-09-24 01:25:53 +0200372#ifdef CONFIG_FSL_DIU_FB
373#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200374#define CONFIG_CMD_BMP
Timur Tabi209c0722010-09-24 01:25:53 +0200375#define CONFIG_VIDEO_LOGO
376#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500377#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
378/*
379 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
380 * disable empty flash sector detection, which is I/O-intensive.
381 */
382#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500383#endif
384
Timur Tabi32f709e2011-04-11 14:18:22 -0500385#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang6c698c02011-01-24 18:21:19 +0800386#endif
387
388#ifdef CONFIG_ATI
389#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800390#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800391#define CONFIG_ATI_RADEON_FB
392#define CONFIG_VIDEO_LOGO
393#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800394#endif
395
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500396/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200397#define CONFIG_SYS_I2C
398#define CONFIG_SYS_I2C_FSL
399#define CONFIG_SYS_FSL_I2C_SPEED 400000
400#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
401#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
402#define CONFIG_SYS_FSL_I2C2_SPEED 400000
403#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
404#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500405#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500406
407/*
408 * I2C2 EEPROM
409 */
410#define CONFIG_ID_EEPROM
411#define CONFIG_SYS_I2C_EEPROM_NXID
412#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
413#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
414#define CONFIG_SYS_EEPROM_BUS_NUM 1
415
416/*
Jiang Yutang382e3572011-02-24 16:11:56 +0800417 * eSPI - Enhanced SPI
418 */
Jiang Yutang382e3572011-02-24 16:11:56 +0800419
420#define CONFIG_HARD_SPI
Jiang Yutang382e3572011-02-24 16:11:56 +0800421
Jiang Yutang382e3572011-02-24 16:11:56 +0800422#define CONFIG_SF_DEFAULT_SPEED 10000000
423#define CONFIG_SF_DEFAULT_MODE 0
424
425/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500426 * General PCI
427 * Memory space is mapped 1-1, but I/O space must start from 0.
428 */
429
430/* controller 1, Slot 2, tgtid 1, Base address a000 */
431#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800432#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500433#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
434#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800435#else
436#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
437#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
438#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500439#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
440#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
441#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800442#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500443#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800444#else
445#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
446#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500447#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
448
449/* controller 2, direct to uli, tgtid 2, Base address 9000 */
450#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800451#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500452#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
453#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800454#else
455#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
456#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
457#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500458#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
459#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
460#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800461#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500462#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800463#else
464#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
465#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500466#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
467
468/* controller 3, Slot 1, tgtid 3, Base address b000 */
469#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800470#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500471#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
472#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800473#else
474#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
475#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
476#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500477#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
478#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
479#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800480#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500481#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800482#else
483#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
484#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500485#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
486
487#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000488#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500489#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
490#endif
491
492/* SATA */
493#define CONFIG_LIBATA
494#define CONFIG_FSL_SATA
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000495#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500496
497#define CONFIG_SYS_SATA_MAX_DEVICE 2
498#define CONFIG_SATA1
499#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
500#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
501#define CONFIG_SATA2
502#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
503#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
504
505#ifdef CONFIG_FSL_SATA
506#define CONFIG_LBA48
507#define CONFIG_CMD_SATA
508#define CONFIG_DOS_PARTITION
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500509#endif
510
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500511#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500512#define CONFIG_FSL_ESDHC
513#define CONFIG_GENERIC_MMC
514#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
515#endif
516
517#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500518#define CONFIG_DOS_PARTITION
519#endif
520
521#define CONFIG_TSEC_ENET
522#ifdef CONFIG_TSEC_ENET
523
524#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500525
526#define CONFIG_MII /* MII PHY management */
527#define CONFIG_TSEC1 1
528#define CONFIG_TSEC1_NAME "eTSEC1"
529#define CONFIG_TSEC2 1
530#define CONFIG_TSEC2_NAME "eTSEC2"
531
532#define TSEC1_PHY_ADDR 1
533#define TSEC2_PHY_ADDR 2
534
535#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
536#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
537
538#define TSEC1_PHYIDX 0
539#define TSEC2_PHYIDX 0
540
541#define CONFIG_ETHPRIME "eTSEC1"
542
543#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
544#endif
545
546/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800547 * Dynamic MTD Partition support with mtdparts
548 */
549#define CONFIG_MTD_DEVICE
550#define CONFIG_MTD_PARTITIONS
551#define CONFIG_CMD_MTDPARTS
552#define CONFIG_FLASH_CFI_MTD
553#ifdef CONFIG_PHYS_64BIT
554#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
555#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
556 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
557 "512k(dtb),768k(u-boot)"
558#else
559#define MTDIDS_DEFAULT "nor0=e8000000.nor"
560#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
561 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
562 "512k(dtb),768k(u-boot)"
563#endif
564
565/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500566 * Environment
567 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800568#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000569#define CONFIG_ENV_IS_IN_SPI_FLASH
570#define CONFIG_ENV_SPI_BUS 0
571#define CONFIG_ENV_SPI_CS 0
572#define CONFIG_ENV_SPI_MAX_HZ 10000000
573#define CONFIG_ENV_SPI_MODE 0
574#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
575#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
576#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800577#elif defined(CONFIG_SDCARD)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000578#define CONFIG_ENV_IS_IN_MMC
Ying Zhangdfb2b152013-08-16 15:16:12 +0800579#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000580#define CONFIG_ENV_SIZE 0x2000
581#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000582#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800583#ifdef CONFIG_TPL_BUILD
584#define CONFIG_ENV_SIZE 0x2000
585#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
586#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000587#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800588#endif
589#define CONFIG_ENV_IS_IN_NAND
590#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000591#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000592#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000593#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
594#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
595#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000596#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500597#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000598#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500599#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000600#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
601#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500602
603#define CONFIG_LOADS_ECHO
604#define CONFIG_SYS_LOADS_BAUD_CHANGE
605
606/*
607 * Command line configuration.
608 */
Kumar Gala5900ea72010-06-09 22:59:41 -0500609#define CONFIG_CMD_ERRATA
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500610#define CONFIG_CMD_IRQ
Matthew McClintock49b9da12010-12-17 17:26:41 -0600611#define CONFIG_CMD_REGINFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500612
613#ifdef CONFIG_PCI
614#define CONFIG_CMD_PCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500615#endif
616
617/*
618 * USB
619 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000620#define CONFIG_HAS_FSL_DR_USB
621#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500622#define CONFIG_USB_EHCI
623
624#ifdef CONFIG_USB_EHCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500625#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
626#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500627#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000628#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500629
630/*
631 * Miscellaneous configurable options
632 */
633#define CONFIG_SYS_LONGHELP /* undef to save memory */
634#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500635#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500636#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500637#ifdef CONFIG_CMD_KGDB
638#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
639#else
640#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
641#endif
642/* Print Buffer Size */
643#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
644#define CONFIG_SYS_MAXARGS 16
645#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500646
647/*
648 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500649 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500650 * the maximum mapped by the Linux kernel during initialization.
651 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500652#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
653#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500654
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500655#ifdef CONFIG_CMD_KGDB
656#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500657#endif
658
659/*
660 * Environment Configuration
661 */
662
663#define CONFIG_HOSTNAME p1022ds
Joe Hershberger257ff782011-10-13 13:03:47 +0000664#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000665#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500666#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
667
668#define CONFIG_LOADADDR 1000000
669
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500670
671#define CONFIG_BAUDRATE 115200
672
Timur Tabi1a70b232012-05-04 12:21:29 +0000673#define CONFIG_EXTRA_ENV_SETTINGS \
674 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200675 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
676 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000677 "tftpflash=tftpboot $loadaddr $uboot && " \
678 "protect off $ubootaddr +$filesize && " \
679 "erase $ubootaddr +$filesize && " \
680 "cp.b $loadaddr $ubootaddr $filesize && " \
681 "protect on $ubootaddr +$filesize && " \
682 "cmp.b $loadaddr $ubootaddr $filesize\0" \
683 "consoledev=ttyS0\0" \
684 "ramdiskaddr=2000000\0" \
685 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500686 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000687 "fdtfile=p1022ds.dtb\0" \
688 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500689 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500690
691#define CONFIG_HDBOOT \
692 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000693 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500694 "tftp $loadaddr $bootfile;" \
695 "tftp $fdtaddr $fdtfile;" \
696 "bootm $loadaddr - $fdtaddr"
697
698#define CONFIG_NFSBOOTCOMMAND \
699 "setenv bootargs root=/dev/nfs rw " \
700 "nfsroot=$serverip:$rootpath " \
701 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000702 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500703 "tftp $loadaddr $bootfile;" \
704 "tftp $fdtaddr $fdtfile;" \
705 "bootm $loadaddr - $fdtaddr"
706
707#define CONFIG_RAMBOOTCOMMAND \
708 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000709 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500710 "tftp $ramdiskaddr $ramdiskfile;" \
711 "tftp $loadaddr $bootfile;" \
712 "tftp $fdtaddr $fdtfile;" \
713 "bootm $loadaddr $ramdiskaddr $fdtaddr"
714
715#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
716
717#endif