blob: a62ef6364b211afc8c6b529e118f083cd1ffa4a4 [file] [log] [blame]
wdenke0c812a2005-04-03 15:51:42 +00001/*
2 * (C) Copyright 2004
3 * Yusdi Santoso, Adaptec Inc., yusdi_santoso@adaptec.com
4 *
5 * (C) Copyright 2001, 2002
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/* ------------------------------------------------------------------------- */
28
29/*
30 * board/config.h - configuration options, board specific
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
36/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
40
41#define CONFIG_MPC824X 1
42#define CONFIG_MPC8245 1
43#define CONFIG_HIDDEN_DRAGON 1
44
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020045#define CONFIG_SYS_TEXT_BASE 0xFFF00000
46
wdenke0c812a2005-04-03 15:51:42 +000047#if 0
48#define USE_DINK32 1
49#else
50#undef USE_DINK32
51#endif
52
53#define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
54#define CONFIG_BAUDRATE 9600
55#define CONFIG_DRAM_SPEED 100 /* MHz */
56
wdenke0c812a2005-04-03 15:51:42 +000057
Jon Loeliger0e697062007-07-08 10:09:35 -050058/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050059 * BOOTP options
60 */
61#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
65
66
67/*
Jon Loeliger0e697062007-07-08 10:09:35 -050068 * Command line configuration.
69 */
70#include <config_cmd_default.h>
71
72#define CONFIG_CMD_EEPROM
73#define CONFIG_CMD_ELF
74#define CONFIG_CMD_I2C
75#define CONFIG_CMD_NET
76#define CONFIG_CMD_PCI
77#define CONFIG_CMD_PING
wdenke0c812a2005-04-03 15:51:42 +000078
79/*
80 * Miscellaneous configurable options
81 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
83#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
84#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
85#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
86#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
87#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
88#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
89#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenke0c812a2005-04-03 15:51:42 +000090
91/*-----------------------------------------------------------------------
92 * PCI stuff
93 *-----------------------------------------------------------------------
94 */
95#define CONFIG_PCI /* include pci support */
96#undef CONFIG_PCI_PNP
97
wdenke0c812a2005-04-03 15:51:42 +000098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenke0c812a2005-04-03 15:51:42 +0000100
101#define PCI_ENET0_IOADDR 0x80000000
102#define PCI_ENET0_MEMADDR 0x80000000
103#define PCI_ENET1_IOADDR 0x81000000
104#define PCI_ENET1_MEMADDR 0x81000000
105
106#define CONFIG_RTL8139
Timur Tabi59b47432009-06-19 14:10:52 -0500107
wdenke0c812a2005-04-03 15:51:42 +0000108/* Make sure the ethaddr can be overwritten
109 TODO: Remove this on final product
110*/
111#define CONFIG_ENV_OVERWRITE
112
113/*-----------------------------------------------------------------------
114 * Start addresses for the final memory configuration
115 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke0c812a2005-04-03 15:51:42 +0000117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_SDRAM_BASE 0x00000000
119#define CONFIG_SYS_MAX_RAM_SIZE 0x02000000
wdenke0c812a2005-04-03 15:51:42 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenke0c812a2005-04-03 15:51:42 +0000122
123#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MONITOR_LEN 0x00030000
125#define CONFIG_SYS_MONITOR_BASE 0x00090000
126#define CONFIG_SYS_RAMBOOT 1
127#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200128#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200129#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke0c812a2005-04-03 15:51:42 +0000131#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#undef CONFIG_SYS_RAMBOOT
133#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200134#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenke0c812a2005-04-03 15:51:42 +0000135
wdenke0c812a2005-04-03 15:51:42 +0000136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200138#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200139#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenke0c812a2005-04-03 15:51:42 +0000140
141#endif
142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_BASE 0xFFE00000
144#define CONFIG_SYS_FLASH_SIZE (2 * 1024 * 1024) /* Unity has onboard 1MByte flash */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200145#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200146#define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
147#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
wdenke0c812a2005-04-03 15:51:42 +0000148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenke0c812a2005-04-03 15:51:42 +0000150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
152#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenke0c812a2005-04-03 15:51:42 +0000153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenke0c812a2005-04-03 15:51:42 +0000155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_ISA_MEM 0xFD000000
157#define CONFIG_SYS_ISA_IO 0xFE000000
wdenke0c812a2005-04-03 15:51:42 +0000158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_RANGE_BASE 0xFFE00000 /* flash memory address range */
160#define CONFIG_SYS_FLASH_RANGE_SIZE 0x00200000
wdenke0c812a2005-04-03 15:51:42 +0000161#define FLASH_BASE0_PRELIM 0xFFE00000 /* processor board flash */
162
163/*
164 * select i2c support configuration
165 *
166 * Supported configurations are {none, software, hardware} drivers.
167 * If the software driver is chosen, there are some additional
168 * configuration items that the driver uses to drive the port pins.
169 */
170#define CONFIG_HARD_I2C 1 /* To enable I2C support */
171#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
173#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenke0c812a2005-04-03 15:51:42 +0000174
175#ifdef CONFIG_SOFT_I2C
176#error "Soft I2C is not configured properly. Please review!"
177#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
178#define I2C_ACTIVE (iop->pdir |= 0x00010000)
179#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
180#define I2C_READ ((iop->pdat & 0x00010000) != 0)
181#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
182 else iop->pdat &= ~0x00010000
183#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
184 else iop->pdat &= ~0x00020000
185#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
186#endif /* CONFIG_SOFT_I2C */
187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
189#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
190#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
191#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenke0c812a2005-04-03 15:51:42 +0000192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
wdenke0c812a2005-04-03 15:51:42 +0000194
195/*-----------------------------------------------------------------------
196 * Definitions for initial stack pointer and data area (in DPRAM)
197 */
198
199
Wolfgang Denk41364282010-11-23 23:17:18 +0100200/* #define CONFIG_WINBOND_83C553 1 / *has a winbond bridge */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
202#define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
203#define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
wdenke0c812a2005-04-03 15:51:42 +0000204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
206#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenke0c812a2005-04-03 15:51:42 +0000207
208/* TODO: Change this to VIA686A */
209
210/*
211 * NS87308 Configuration
212 */
Jean-Christophe PLAGNIOL-VILLARDa44b9aa2008-08-13 01:40:40 +0200213#define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */
wdenke0c812a2005-04-03 15:51:42 +0000214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_NS87308_BADDR_10 1
wdenke0c812a2005-04-03 15:51:42 +0000216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \
218 CONFIG_SYS_NS87308_UART2 | \
219 CONFIG_SYS_NS87308_POWRMAN | \
220 CONFIG_SYS_NS87308_RTC_APC )
wdenke0c812a2005-04-03 15:51:42 +0000221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#undef CONFIG_SYS_NS87308_PS2MOD
wdenke0c812a2005-04-03 15:51:42 +0000223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_NS87308_CS0_BASE 0x0076
225#define CONFIG_SYS_NS87308_CS0_CONF 0x30
226#define CONFIG_SYS_NS87308_CS1_BASE 0x0075
227#define CONFIG_SYS_NS87308_CS1_CONF 0x30
228#define CONFIG_SYS_NS87308_CS2_BASE 0x0074
229#define CONFIG_SYS_NS87308_CS2_CONF 0x30
wdenke0c812a2005-04-03 15:51:42 +0000230
231/*
232 * NS16550 Configuration
233 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_NS16550
235#define CONFIG_SYS_NS16550_SERIAL
wdenke0c812a2005-04-03 15:51:42 +0000236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenke0c812a2005-04-03 15:51:42 +0000238
239#if (CONFIG_CONS_INDEX > 2)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_NS16550_CLK CONFIG_DRAM_SPEED*1000000
wdenke0c812a2005-04-03 15:51:42 +0000241#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_NS16550_CLK 1843200
wdenke0c812a2005-04-03 15:51:42 +0000243#endif
244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE)
246#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE)
247#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_EUMB_ADDR + 0x4500)
248#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenke0c812a2005-04-03 15:51:42 +0000249
250/*
251 * Low Level Configuration Settings
252 * (address mappings, register initial values, etc.)
253 * You should know what you are doing if you make changes here.
254 */
255
256#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
259#define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
wdenke0c812a2005-04-03 15:51:42 +0000260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */
wdenke0c812a2005-04-03 15:51:42 +0000262
263/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
265#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
266#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
267#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
268#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
269#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
270#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
271#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
wdenke0c812a2005-04-03 15:51:42 +0000272#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
wdenke0c812a2005-04-03 15:51:42 +0000274#endif
275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
277#define CONFIG_SYS_EXTROM 1
278#define CONFIG_SYS_REGDIMM 0
wdenke0c812a2005-04-03 15:51:42 +0000279
280
281/* memory bank settings*/
282/*
283 * only bits 20-29 are actually used from these vales to set the
284 * start/end address the upper two bits will be 0, and the lower 20
285 * bits will be set to 0x00000 for a start address, or 0xfffff for an
286 * end address
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BANK0_START 0x00000000
289#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
290#define CONFIG_SYS_BANK0_ENABLE 1
291#define CONFIG_SYS_BANK1_START 0x3ff00000
292#define CONFIG_SYS_BANK1_END 0x3fffffff
293#define CONFIG_SYS_BANK1_ENABLE 0
294#define CONFIG_SYS_BANK2_START 0x3ff00000
295#define CONFIG_SYS_BANK2_END 0x3fffffff
296#define CONFIG_SYS_BANK2_ENABLE 0
297#define CONFIG_SYS_BANK3_START 0x3ff00000
298#define CONFIG_SYS_BANK3_END 0x3fffffff
299#define CONFIG_SYS_BANK3_ENABLE 0
300#define CONFIG_SYS_BANK4_START 0x00000000
301#define CONFIG_SYS_BANK4_END 0x00000000
302#define CONFIG_SYS_BANK4_ENABLE 0
303#define CONFIG_SYS_BANK5_START 0x00000000
304#define CONFIG_SYS_BANK5_END 0x00000000
305#define CONFIG_SYS_BANK5_ENABLE 0
306#define CONFIG_SYS_BANK6_START 0x00000000
307#define CONFIG_SYS_BANK6_END 0x00000000
308#define CONFIG_SYS_BANK6_ENABLE 0
309#define CONFIG_SYS_BANK7_START 0x00000000
310#define CONFIG_SYS_BANK7_END 0x00000000
311#define CONFIG_SYS_BANK7_ENABLE 0
wdenke0c812a2005-04-03 15:51:42 +0000312/*
313 * Memory bank enable bitmask, specifying which of the banks defined above
314 are actually present. MSB is for bank #7, LSB is for bank #0.
315 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_BANK_ENABLE 0x01
wdenke0c812a2005-04-03 15:51:42 +0000317
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
wdenke0c812a2005-04-03 15:51:42 +0000319 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenke0c812a2005-04-03 15:51:42 +0000321 /* currently accessed page in memory */
322 /* see 8240 book for details */
323
324/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
326#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenke0c812a2005-04-03 15:51:42 +0000327
328/* stack in DCACHE @ 1GB (no backing mem) */
329#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
331#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
wdenke0c812a2005-04-03 15:51:42 +0000332#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
334#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenke0c812a2005-04-03 15:51:42 +0000335#endif
336
337/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
339#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenke0c812a2005-04-03 15:51:42 +0000340
341/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
343#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenke0c812a2005-04-03 15:51:42 +0000344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
346#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
347#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
348#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
349#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
350#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
351#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
352#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenke0c812a2005-04-03 15:51:42 +0000353
354/*
355 * For booting Linux, the board info and command line data
356 * have to be in the first 8 MB of memory, since this is
357 * the maximum mapped by the Linux kernel during initialization.
358 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke0c812a2005-04-03 15:51:42 +0000360/*-----------------------------------------------------------------------
361 * FLASH organization
362 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
364#define CONFIG_SYS_MAX_FLASH_SECT 36 /* max number of sectors on one chip */
wdenke0c812a2005-04-03 15:51:42 +0000365
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
367#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenke0c812a2005-04-03 15:51:42 +0000368
369/*-----------------------------------------------------------------------
370 * Cache Configuration
371 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeliger0e697062007-07-08 10:09:35 -0500373#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenke0c812a2005-04-03 15:51:42 +0000375#endif
376
wdenke0c812a2005-04-03 15:51:42 +0000377/* values according to the manual */
378#define CONFIG_DRAM_50MHZ 1
379#define CONFIG_SDRAM_50MHZ
380
381#undef NR_8259_INTS
382#define NR_8259_INTS 1
383
384#define CONFIG_DISK_SPINUP_TIME 1000000
385
386#endif /* __CONFIG_H */