blob: 3f7c1c9988f01ac0656d72790c4a31514309cedd [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew99b037a2008-01-14 17:43:33 -060025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiew99b037a2008-01-14 17:43:33 -060039#define CONFIG_CMD_JFFS2
TsiChungLiew99b037a2008-01-14 17:43:33 -060040#define CONFIG_CMD_REGINFO
TsiChungLiew99b037a2008-01-14 17:43:33 -060041
TsiChung Liew39966e32008-10-21 15:37:02 +000042#define CONFIG_HOSTNAME M52277EVB
43#define CONFIG_SYS_UBOOT_END 0x3FFFF
44#define CONFIG_SYS_LOAD_ADDR2 0x40010007
45#ifdef CONFIG_SYS_STMICRO_BOOT
46/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060047#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020048 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000049 "loadaddr=0x40010000\0" \
50 "uboot=u-boot.bin\0" \
51 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020052 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060053 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000054 "prog=sf probe 0:2 10000 1;" \
55 "sf erase 0 30000;" \
56 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060057 "save\0" \
58 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000059#endif
60#ifdef CONFIG_SYS_SPANSION_BOOT
61#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020062 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000063 "loadaddr=0x40010000\0" \
64 "uboot=u-boot.bin\0" \
65 "load=loadb ${loadaddr} ${baudrate}\0" \
66 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020067 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
68 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
69 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
70 __stringify(CONFIG_SYS_UBOOT_END) ";" \
71 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000072 " ${filesize}; save\0" \
73 "updsbf=run loadsbf; run progsbf\0" \
74 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020075 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000076 "progsbf=sf probe 0:2 10000 1;" \
77 "sf erase 0 30000;" \
78 "sf write ${loadaddr} 0 30000;" \
79 ""
80#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060081
TsiChungLiew99b037a2008-01-14 17:43:33 -060082/* LCD */
83#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060084#define CONFIG_SPLASH_SCREEN
85#define CONFIG_LCD_LOGO
86#define CONFIG_SHARP_LQ035Q7DH06
87#endif
88
89/* USB */
90#ifdef CONFIG_CMD_USB
TsiChung Liew39966e32008-10-21 15:37:02 +000091#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060093#endif
94
95/* Realtime clock */
96#define CONFIG_MCFRTC
97#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -060099
100/* Timer */
101#define CONFIG_MCFTMR
102#undef CONFIG_MCFPIT
103
104/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200105#define CONFIG_SYS_I2C
106#define CONFIG_SYS_I2C_FSL
107#define CONFIG_SYS_FSL_I2C_SPEED 80000
108#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
109#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000110#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
111
112/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000113#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000114#define CONFIG_CF_DSPI
115#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000116#define CONFIG_SYS_SBFHDR_SIZE 0x7
117#ifdef CONFIG_CMD_SPI
118# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000119
TsiChung Liewa424ba22009-06-30 14:18:29 +0000120# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
121 DSPI_CTAR_PCSSCK_1CLK | \
122 DSPI_CTAR_PASC(0) | \
123 DSPI_CTAR_PDT(0) | \
124 DSPI_CTAR_CSSCK(0) | \
125 DSPI_CTAR_ASC(0) | \
126 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000127#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600128
129/* Input, PCI, Flexbus, and VCO */
130#define CONFIG_EXTRA_CLOCK
131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600133
TsiChung Liew39966e32008-10-21 15:37:02 +0000134#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600137
138#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000139#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600140#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000141#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600142#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000143#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
144#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
145#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600146
TsiChung Liew39966e32008-10-21 15:37:02 +0000147#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600150
151/*
152 * Low Level Configuration Settings
153 * (address mappings, register initial values, etc.)
154 * You should know what you are doing if you make changes here.
155 */
156
TsiChung Liew39966e32008-10-21 15:37:02 +0000157/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600158 * Definitions for initial stack pointer and data area (in DPRAM)
159 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200161#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000162#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200163#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000164#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200165#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600166
TsiChung Liew39966e32008-10-21 15:37:02 +0000167/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600168 * Start addresses for the final memory configuration
169 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600171 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_SDRAM_BASE 0x40000000
173#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
174#define CONFIG_SYS_SDRAM_CFG1 0x43711630
175#define CONFIG_SYS_SDRAM_CFG2 0x56670000
176#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
177#define CONFIG_SYS_SDRAM_EMOD 0x81810000
178#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000179#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
182#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600183
TsiChung Liew39966e32008-10-21 15:37:02 +0000184#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200185# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000186#else
187# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
188#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
190#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
191#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600192
193/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000195#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600196
TsiChung Liew39966e32008-10-21 15:37:02 +0000197/*
198 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800199 * Environment is not embedded in u-boot. First time runing may have env
200 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600201 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000202#ifdef CONFIG_CF_SBF
203# define CONFIG_ENV_IS_IN_SPI_FLASH
204# define CONFIG_ENV_SPI_CS 2
205#else
206# define CONFIG_ENV_IS_IN_FLASH 1
207#endif
208#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600209
210/*-----------------------------------------------------------------------
211 * FLASH organization
212 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000213#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000214# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800215# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000216# define CONFIG_ENV_OFFSET 0x30000
217# define CONFIG_ENV_SIZE 0x1000
218# define CONFIG_ENV_SECT_SIZE 0x10000
219#endif
220#ifdef CONFIG_SYS_SPANSION_BOOT
221# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
222# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800223# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000224# define CONFIG_ENV_SIZE 0x1000
225# define CONFIG_ENV_SECT_SIZE 0x8000
226#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_CFI
229#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200230# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000231# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
232# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
234# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
235# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
236# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
237# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
238# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000239# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600240#endif
241
angelo@sysam.it6312a952015-03-29 22:54:16 +0200242#define LDS_BOARD_TEXT \
243 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
244 arch/m68k/lib/built-in.o (.text*)
245
TsiChungLiew99b037a2008-01-14 17:43:33 -0600246/*
247 * This is setting for JFFS2 support in u-boot.
248 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
249 */
250#ifdef CONFIG_CMD_JFFS2
251# define CONFIG_JFFS2_DEV "nor0"
252# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600254#endif
255
256/*-----------------------------------------------------------------------
257 * Cache Configuration
258 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000259#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600260
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600261#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200262 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600263#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200264 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600265#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
266#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
267 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
268 CF_ACR_EN | CF_ACR_SM_ALL)
269#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
270 CF_CACR_DISD | CF_CACR_INVI | \
271 CF_CACR_CEIB | CF_CACR_DCM | \
272 CF_CACR_EUSP)
273
TsiChungLiew99b037a2008-01-14 17:43:33 -0600274/*-----------------------------------------------------------------------
275 * Memory bank definitions
276 */
277/*
278 * CS0 - NOR Flash
279 * CS1 - Available
280 * CS2 - Available
281 * CS3 - Available
282 * CS4 - Available
283 * CS5 - Available
284 */
285
TsiChung Liew39966e32008-10-21 15:37:02 +0000286#ifdef CONFIG_CF_SBF
287#define CONFIG_SYS_CS0_BASE 0x04000000
288#define CONFIG_SYS_CS0_MASK 0x00FF0001
289#define CONFIG_SYS_CS0_CTRL 0x00001FA0
290#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_CS0_BASE 0x00000000
292#define CONFIG_SYS_CS0_MASK 0x00FF0001
293#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000294#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600295
296#endif /* _M52277EVB_H */