blob: 7a259db79342c31dfe85220c68c82197861ccdf6 [file] [log] [blame]
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00001// SPDX-License-Identifier: BSD-3-Clause AND GPL-2.0
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01002/*
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00003 * Clock and reset drivers for Qualcomm platforms Global Clock
4 * Controller (GCC).
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01005 *
6 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00007 * (C) Copyright 2020 Sartura Ltd. (reset driver)
8 * Author: Robert Marko <robert.marko@sartura.hr>
9 * (C) Copyright 2022 Linaro Ltd. (reset driver)
10 * Author: Sumit Garg <sumit.garg@linaro.org>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010011 *
12 * Based on Little Kernel driver, simplified
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010013 */
14
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010015#include <clk-uclass.h>
Caleb Connolly86d28392024-08-19 21:34:17 +020016#include <linux/clk-provider.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010017#include <dm.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000018#include <dm/device-internal.h>
19#include <dm/lists.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010020#include <errno.h>
21#include <asm/io.h>
Caleb Connolly397c84f2023-11-07 12:41:05 +000022#include <linux/bug.h>
23#include <linux/delay.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010024#include <linux/bitops.h>
Volodymyr Babchukaae46492024-03-11 21:33:45 +000025#include <linux/iopoll.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000026#include <reset-uclass.h>
Volodymyr Babchukaae46492024-03-11 21:33:45 +000027#include <power-domain-uclass.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000028
Caleb Connolly878b26a2023-11-07 12:40:59 +000029#include "clock-qcom.h"
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010030
31/* CBCR register fields */
32#define CBCR_BRANCH_ENABLE_BIT BIT(0)
33#define CBCR_BRANCH_OFF_BIT BIT(31)
34
Volodymyr Babchukaae46492024-03-11 21:33:45 +000035#define GDSC_SW_COLLAPSE_MASK BIT(0)
36#define GDSC_POWER_DOWN_COMPLETE BIT(15)
37#define GDSC_POWER_UP_COMPLETE BIT(16)
38#define GDSC_PWR_ON_MASK BIT(31)
39#define CFG_GDSCR_OFFSET 0x4
40#define GDSC_STATUS_POLL_TIMEOUT_US 1500
41
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010042/* Enable clock controlled by CBC soft macro */
43void clk_enable_cbc(phys_addr_t cbcr)
44{
45 setbits_le32(cbcr, CBCR_BRANCH_ENABLE_BIT);
46
47 while (readl(cbcr) & CBCR_BRANCH_OFF_BIT)
48 ;
49}
50
Ramon Friedae299772018-05-16 12:13:39 +030051void clk_enable_gpll0(phys_addr_t base, const struct pll_vote_clk *gpll0)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010052{
53 if (readl(base + gpll0->status) & gpll0->status_bit)
54 return; /* clock already enabled */
55
56 setbits_le32(base + gpll0->ena_vote, gpll0->vote_bit);
57
58 while ((readl(base + gpll0->status) & gpll0->status_bit) == 0)
59 ;
60}
61
Ramon Friedae299772018-05-16 12:13:39 +030062#define BRANCH_ON_VAL (0)
63#define BRANCH_NOC_FSM_ON_VAL BIT(29)
64#define BRANCH_CHECK_MASK GENMASK(31, 28)
65
66void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk)
67{
68 u32 val;
69
70 setbits_le32(base + vclk->ena_vote, vclk->vote_bit);
71 do {
72 val = readl(base + vclk->cbcr_reg);
73 val &= BRANCH_CHECK_MASK;
74 } while ((val != BRANCH_ON_VAL) && (val != BRANCH_NOC_FSM_ON_VAL));
75}
76
Stephan Gerholdc59df452025-04-24 11:16:42 +020077int qcom_gate_clk_en(const struct msm_clk_priv *priv, unsigned long id)
78{
Stephan Gerholdc59df452025-04-24 11:16:42 +020079 if (id >= priv->data->num_clks || priv->data->clks[id].reg == 0) {
80 log_err("gcc@%#08llx: unknown clock ID %lu!\n",
81 priv->base, id);
82 return -ENOENT;
83 }
84
Stephan Gerhold4301bde2025-04-24 11:16:43 +020085 setbits_le32(priv->base + priv->data->clks[id].reg, priv->data->clks[id].en_val);
Stephan Gerholdc59df452025-04-24 11:16:42 +020086 return 0;
87}
88
Sheep Sun49fee7b2021-06-20 10:34:35 +080089#define APPS_CMD_RCGR_UPDATE BIT(0)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010090
Sheep Sun49fee7b2021-06-20 10:34:35 +080091/* Update clock command via CMD_RCGR */
92void clk_bcr_update(phys_addr_t apps_cmd_rcgr)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010093{
Caleb Connolly397c84f2023-11-07 12:41:05 +000094 u32 count;
Sheep Sun49fee7b2021-06-20 10:34:35 +080095 setbits_le32(apps_cmd_rcgr, APPS_CMD_RCGR_UPDATE);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010096
97 /* Wait for frequency to be updated. */
Caleb Connolly397c84f2023-11-07 12:41:05 +000098 for (count = 0; count < 50000; count++) {
99 if (!(readl(apps_cmd_rcgr) & APPS_CMD_RCGR_UPDATE))
100 break;
101 udelay(1);
102 }
103 WARN(count == 50000, "WARNING: RCG @ %#llx [%#010x] stuck at off\n",
104 apps_cmd_rcgr, readl(apps_cmd_rcgr));
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100105}
106
Caleb Connolly397c84f2023-11-07 12:41:05 +0000107#define CFG_SRC_DIV_MASK 0b11111
108#define CFG_SRC_SEL_SHIFT 8
109#define CFG_SRC_SEL_MASK (0x7 << CFG_SRC_SEL_SHIFT)
110#define CFG_MODE_SHIFT 12
111#define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT)
112#define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT)
113#define CFG_HW_CLK_CTRL_MASK BIT(20)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100114
Caleb Connolly397c84f2023-11-07 12:41:05 +0000115/*
116 * root set rate for clocks with half integer and MND divider
117 * div should be pre-calculated ((div * 2) - 1)
118 */
Caleb Connollycbdad442024-04-03 14:07:40 +0200119void clk_rcg_set_rate_mnd(phys_addr_t base, uint32_t cmd_rcgr,
Caleb Connollyfbacc672023-11-07 12:41:04 +0000120 int div, int m, int n, int source, u8 mnd_width)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100121{
122 u32 cfg;
123 /* M value for MND divider. */
124 u32 m_val = m;
Caleb Connolly397c84f2023-11-07 12:41:05 +0000125 u32 n_minus_m = n - m;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100126 /* NOT(N-M) value for MND divider. */
Caleb Connolly397c84f2023-11-07 12:41:05 +0000127 u32 n_val = ~n_minus_m * !!(n);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100128 /* NOT 2D value for MND divider. */
Caleb Connolly397c84f2023-11-07 12:41:05 +0000129 u32 d_val = ~(clamp_t(u32, n, m, n_minus_m));
Caleb Connollyfbacc672023-11-07 12:41:04 +0000130 u32 mask = BIT(mnd_width) - 1;
131
132 debug("m %#x n %#x d %#x div %#x mask %#x\n", m_val, n_val, d_val, div, mask);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100133
134 /* Program MND values */
Caleb Connollycbdad442024-04-03 14:07:40 +0200135 writel(m_val & mask, base + cmd_rcgr + RCG_M_REG);
136 writel(n_val & mask, base + cmd_rcgr + RCG_N_REG);
137 writel(d_val & mask, base + cmd_rcgr + RCG_D_REG);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100138
139 /* setup src select and divider */
Caleb Connollycbdad442024-04-03 14:07:40 +0200140 cfg = readl(base + cmd_rcgr + RCG_CFG_REG);
Volodymyr Babchuk8eca2612024-03-11 21:33:45 +0000141 cfg &= ~(CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK |
142 CFG_SRC_DIV_MASK);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000143 cfg |= source & CFG_SRC_SEL_MASK; /* Select clock source */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100144
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100145 if (div)
Caleb Connolly397c84f2023-11-07 12:41:05 +0000146 cfg |= div & CFG_SRC_DIV_MASK;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100147
Caleb Connolly397c84f2023-11-07 12:41:05 +0000148 if (n && n != m)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100149 cfg |= CFG_MODE_DUAL_EDGE;
150
Caleb Connollycbdad442024-04-03 14:07:40 +0200151 writel(cfg, base + cmd_rcgr + RCG_CFG_REG); /* Write new clock configuration */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100152
153 /* Inform h/w to start using the new config. */
Caleb Connollycbdad442024-04-03 14:07:40 +0200154 clk_bcr_update(base + cmd_rcgr);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100155}
156
Sumit Garga3e804d2023-02-01 19:28:57 +0530157/* root set rate for clocks with half integer and mnd_width=0 */
Caleb Connollycbdad442024-04-03 14:07:40 +0200158void clk_rcg_set_rate(phys_addr_t base, uint32_t cmd_rcgr, int div,
Sumit Garga3e804d2023-02-01 19:28:57 +0530159 int source)
160{
161 u32 cfg;
162
163 /* setup src select and divider */
Caleb Connollycbdad442024-04-03 14:07:40 +0200164 cfg = readl(base + cmd_rcgr + RCG_CFG_REG);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000165 cfg &= ~(CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK);
Sumit Garga3e804d2023-02-01 19:28:57 +0530166 cfg |= source & CFG_CLK_SRC_MASK; /* Select clock source */
167
168 /*
169 * Set the divider; HW permits fraction dividers (+0.5), but
170 * for simplicity, we will support integers only
171 */
172 if (div)
Caleb Connolly397c84f2023-11-07 12:41:05 +0000173 cfg |= (2 * div - 1) & CFG_SRC_DIV_MASK;
Sumit Garga3e804d2023-02-01 19:28:57 +0530174
Caleb Connollycbdad442024-04-03 14:07:40 +0200175 writel(cfg, base + cmd_rcgr + RCG_CFG_REG); /* Write new clock configuration */
Sumit Garga3e804d2023-02-01 19:28:57 +0530176
177 /* Inform h/w to start using the new config. */
Caleb Connollycbdad442024-04-03 14:07:40 +0200178 clk_bcr_update(base + cmd_rcgr);
Sumit Garga3e804d2023-02-01 19:28:57 +0530179}
180
Neil Armstrong56c08c72024-11-25 09:34:26 +0100181#define PHY_MUX_MASK GENMASK(1, 0)
182#define PHY_MUX_PHY_SRC 0
183#define PHY_MUX_REF_SRC 2
184
185void clk_phy_mux_enable(phys_addr_t base, uint32_t cmd_rcgr, bool enabled)
186{
187 u32 cfg;
188
189 /* setup src select and divider */
190 cfg = readl(base + cmd_rcgr);
191 cfg &= ~(PHY_MUX_MASK);
192 if (enabled)
193 cfg |= FIELD_PREP(PHY_MUX_MASK, PHY_MUX_PHY_SRC);
194 else
195 cfg |= FIELD_PREP(PHY_MUX_MASK, PHY_MUX_REF_SRC);
196
197 writel(cfg, base + cmd_rcgr);
198}
199
Caleb Connolly397c84f2023-11-07 12:41:05 +0000200const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate)
201{
202 if (!f)
203 return NULL;
204
205 if (!f->freq)
206 return f;
207
208 for (; f->freq; f++)
209 if (rate <= f->freq)
210 return f;
211
212 /* Default to our fastest rate */
213 return f - 1;
214}
215
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100216static int msm_clk_probe(struct udevice *dev)
217{
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000218 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100219 struct msm_clk_priv *priv = dev_get_priv(dev);
220
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900221 priv->base = dev_read_addr(dev);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100222 if (priv->base == FDT_ADDR_T_NONE)
223 return -EINVAL;
224
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000225 priv->data = data;
226
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100227 return 0;
228}
229
230static ulong msm_clk_set_rate(struct clk *clk, ulong rate)
231{
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000232 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(clk->dev);
233
234 if (data->set_rate)
235 return data->set_rate(clk, rate);
236
237 return 0;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100238}
239
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530240static int msm_clk_enable(struct clk *clk)
241{
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000242 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(clk->dev);
243
244 if (data->enable)
245 return data->enable(clk);
246
247 return 0;
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530248}
249
Caleb Connolly86d28392024-08-19 21:34:17 +0200250static void dump_gplls(struct udevice *dev, phys_addr_t base)
251{
252 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
253 u32 i;
254 bool locked;
255 u64 l, a, xo_rate = 19200000;
256 struct clk *clk = NULL;
257 struct udevice *xodev;
258 const phys_addr_t *gplls = data->dbg_pll_addrs;
259
260 uclass_foreach_dev_probe(UCLASS_CLK, xodev) {
261 if (!strcmp(xodev->name, "xo-board") || !strcmp(xodev->name, "xo_board")) {
262 clk = dev_get_clk_ptr(xodev);
263 break;
264 }
265 }
266
267 if (clk) {
268 xo_rate = clk_get_rate(clk);
269
270 /* On SDM845 this needs to be divided by 2 for some reason */
271 if (xo_rate && of_machine_is_compatible("qcom,sdm845"))
272 xo_rate /= 2;
273 } else {
274 printf("Can't find XO clock, XO_BOARD rate may be wrong\n");
275 }
276
277 printf("GPLL clocks:\n");
278 printf("| GPLL | LOCKED | XO_BOARD | PLL_L | ALPHA |\n");
279 printf("+--------+--------+-----------+------------+----------------+\n");
280 for (i = 0; i < data->num_plls; i++) {
281 locked = !!(readl(gplls[i]) & BIT(31));
282 l = readl(gplls[i] + 4) & (BIT(16) - 1);
283 a = readq(gplls[i] + 40) & (BIT(16) - 1);
284 printf("| GPLL%-2d | %-6s | %9llu * (%#-9llx + %#-13llx * 2 ** -40 ) / 1000000\n",
285 i, locked ? "X" : "", xo_rate, l, a);
286 }
287}
288
289static void dump_rcgs(struct udevice *dev)
290{
291 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
292 int i;
293 u32 cmd;
294 u32 cfg;
295 u32 not_n_minus_m;
296 u32 src, m, n, div;
297 bool root_on, d_odd;
298
299 printf("\nRCGs:\n");
300
301 /*
302 * Which GPLL SRC corresponds to depends on the parent map, see gcc-<soc>.c in Linux
303 * and find the parent map associated with the clock. Note that often there are multiple
304 * outputs from a single GPLL where one is actually half the rate of the other (_EVEN).
305 * intput_freq = associated GPLL output freq (potentially divided depending on SRC).
306 */
307 printf("| NAME | ON | SRC | OUT_FREQ = input_freq * (m/n) * (1/d) | [CMD REG ] |\n");
308 printf("+----------------------------------+----+-----+---------------------------------------+--------------+\n");
309 for (i = 0; i < data->num_rcgs; i++) {
310 cmd = readl(data->dbg_rcg_addrs[i]);
311 cfg = readl(data->dbg_rcg_addrs[i] + 0x4);
312 m = readl(data->dbg_rcg_addrs[i] + 0x8);
313 n = 0;
314 not_n_minus_m = readl(data->dbg_rcg_addrs[i] + 0xc);
315
316 root_on = !(cmd & BIT(31)); // ROOT_OFF
317 src = (cfg >> 8) & 7;
318
319 if (not_n_minus_m) {
320 n = (~not_n_minus_m & 0xffff);
321
322 /* A clumsy assumption that this is an 8-bit MND RCG */
323 if ((n & 0xff00) == 0xff00)
324 n = n & 0xff;
325
326 n += m;
327 }
328
329 div = ((cfg & 0b11111) + 1) / 2;
330 d_odd = ((cfg & 0b11111) + 1) % 2 == 1;
331 printf("%-34s | %-2s | %3d | input_freq * (%4d/%5d) * (1/%1d%-2s) | [%#010x]\n",
332 data->dbg_rcg_names[i], root_on ? "X" : "", src,
333 m ?: 1, n ?: 1, div, d_odd ? ".5" : "", cmd);
334 }
335
336 printf("\n");
337}
338
339static void __maybe_unused msm_dump_clks(struct udevice *dev)
340{
341 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
342 struct msm_clk_priv *priv = dev_get_priv(dev);
343 const struct gate_clk *sclk;
344 int val, i;
345
346 if (!data->clks) {
347 printf("No clocks\n");
348 return;
349 }
350
351 printf("Gate Clocks:\n");
352 for (i = 0; i < data->num_clks; i++) {
353 sclk = &data->clks[i];
354 if (!sclk->name)
355 continue;
356 printf("%-32s: ", sclk->name);
357 val = readl(priv->base + sclk->reg) & sclk->en_val;
358 printf("%s\n", val ? "ON" : "");
359 }
360
361 dump_gplls(dev, priv->base);
362 dump_rcgs(dev);
363}
364
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100365static struct clk_ops msm_clk_ops = {
366 .set_rate = msm_clk_set_rate,
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530367 .enable = msm_clk_enable,
Caleb Connolly86d28392024-08-19 21:34:17 +0200368#if IS_ENABLED(CONFIG_CMD_CLK)
369 .dump = msm_dump_clks,
370#endif
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100371};
372
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000373U_BOOT_DRIVER(qcom_clk) = {
374 .name = "qcom_clk",
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100375 .id = UCLASS_CLK,
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100376 .ops = &msm_clk_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700377 .priv_auto = sizeof(struct msm_clk_priv),
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100378 .probe = msm_clk_probe,
Caleb Connollye07ce562024-04-03 14:07:39 +0200379 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100380};
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000381
382int qcom_cc_bind(struct udevice *parent)
383{
384 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(parent);
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000385 struct udevice *clkdev = NULL, *rstdev = NULL, *pwrdev;
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000386 struct driver *drv;
387 int ret;
388
389 /* Get a handle to the common clk handler */
390 drv = lists_driver_lookup_name("qcom_clk");
391 if (!drv)
392 return -ENOENT;
393
394 /* Register the clock controller */
395 ret = device_bind_with_driver_data(parent, drv, "qcom_clk", (ulong)data,
396 dev_ofnode(parent), &clkdev);
397 if (ret)
398 return ret;
399
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000400 if (data->resets) {
401 /* Get a handle to the common reset handler */
402 drv = lists_driver_lookup_name("qcom_reset");
403 if (!drv) {
404 ret = -ENOENT;
405 goto unbind_clkdev;
406 }
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000407
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000408 /* Register the reset controller */
409 ret = device_bind_with_driver_data(parent, drv, "qcom_reset", (ulong)data,
410 dev_ofnode(parent), &rstdev);
411 if (ret)
412 goto unbind_clkdev;
413 }
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000414
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000415 if (data->power_domains) {
416 /* Get a handle to the common power domain handler */
417 drv = lists_driver_lookup_name("qcom_power");
418 if (!drv) {
419 ret = -ENOENT;
420 goto unbind_rstdev;
421 }
422 /* Register the power domain controller */
423 ret = device_bind_with_driver_data(parent, drv, "qcom_power", (ulong)data,
424 dev_ofnode(parent), &pwrdev);
425 if (ret)
426 goto unbind_rstdev;
427 }
428
429 return 0;
430
431unbind_rstdev:
432 device_unbind(rstdev);
433unbind_clkdev:
434 device_unbind(clkdev);
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000435
436 return ret;
437}
438
439static int qcom_reset_set(struct reset_ctl *rst, bool assert)
440{
441 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(rst->dev);
442 void __iomem *base = dev_get_priv(rst->dev);
443 const struct qcom_reset_map *map;
444 u32 value;
445
446 map = &data->resets[rst->id];
447
448 value = readl(base + map->reg);
449
450 if (assert)
451 value |= BIT(map->bit);
452 else
453 value &= ~BIT(map->bit);
454
455 writel(value, base + map->reg);
456
457 return 0;
458}
459
460static int qcom_reset_assert(struct reset_ctl *rst)
461{
462 return qcom_reset_set(rst, true);
463}
464
465static int qcom_reset_deassert(struct reset_ctl *rst)
466{
467 return qcom_reset_set(rst, false);
468}
469
470static const struct reset_ops qcom_reset_ops = {
471 .rst_assert = qcom_reset_assert,
472 .rst_deassert = qcom_reset_deassert,
473};
474
475static int qcom_reset_probe(struct udevice *dev)
476{
477 /* Set our priv pointer to the base address */
478 dev_set_priv(dev, (void *)dev_read_addr(dev));
479
480 return 0;
481}
482
483U_BOOT_DRIVER(qcom_reset) = {
484 .name = "qcom_reset",
485 .id = UCLASS_RESET,
486 .ops = &qcom_reset_ops,
487 .probe = qcom_reset_probe,
488};
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000489
490static int qcom_power_set(struct power_domain *pwr, bool on)
491{
492 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(pwr->dev);
493 void __iomem *base = dev_get_priv(pwr->dev);
494 const struct qcom_power_map *map;
495 u32 value;
496 int ret;
497
498 if (pwr->id >= data->num_power_domains)
499 return -ENODEV;
500
501 map = &data->power_domains[pwr->id];
502
503 if (!map->reg)
504 return -ENODEV;
505
506 value = readl(base + map->reg);
507
508 if (on)
509 value &= ~GDSC_SW_COLLAPSE_MASK;
510 else
511 value |= GDSC_SW_COLLAPSE_MASK;
512
513 writel(value, base + map->reg);
514
515 if (on)
516 ret = readl_poll_timeout(base + map->reg + CFG_GDSCR_OFFSET,
517 value,
518 (value & GDSC_POWER_UP_COMPLETE) ||
519 (value & GDSC_PWR_ON_MASK),
520 GDSC_STATUS_POLL_TIMEOUT_US);
521
522 else
523 ret = readl_poll_timeout(base + map->reg + CFG_GDSCR_OFFSET,
524 value,
525 (value & GDSC_POWER_DOWN_COMPLETE) ||
526 !(value & GDSC_PWR_ON_MASK),
527 GDSC_STATUS_POLL_TIMEOUT_US);
528
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000529 if (ret == -ETIMEDOUT)
530 printf("WARNING: GDSC %lu is stuck during power on/off\n",
531 pwr->id);
532 return ret;
533}
534
535static int qcom_power_on(struct power_domain *pwr)
536{
537 return qcom_power_set(pwr, true);
538}
539
540static int qcom_power_off(struct power_domain *pwr)
541{
542 return qcom_power_set(pwr, false);
543}
544
545static const struct power_domain_ops qcom_power_ops = {
546 .on = qcom_power_on,
547 .off = qcom_power_off,
548};
549
550static int qcom_power_probe(struct udevice *dev)
551{
552 /* Set our priv pointer to the base address */
553 dev_set_priv(dev, (void *)dev_read_addr(dev));
554
555 return 0;
556}
557
558U_BOOT_DRIVER(qcom_power) = {
559 .name = "qcom_power",
560 .id = UCLASS_POWER_DOMAIN,
561 .ops = &qcom_power_ops,
562 .probe = qcom_power_probe,
Caleb Connollye07ce562024-04-03 14:07:39 +0200563 .flags = DM_FLAG_PRE_RELOC,
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000564};