blob: 5018851725b03d1c55c6fc40934bd7bea6344da1 [file] [log] [blame]
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00001// SPDX-License-Identifier: BSD-3-Clause AND GPL-2.0
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01002/*
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00003 * Clock and reset drivers for Qualcomm platforms Global Clock
4 * Controller (GCC).
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01005 *
6 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00007 * (C) Copyright 2020 Sartura Ltd. (reset driver)
8 * Author: Robert Marko <robert.marko@sartura.hr>
9 * (C) Copyright 2022 Linaro Ltd. (reset driver)
10 * Author: Sumit Garg <sumit.garg@linaro.org>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010011 *
12 * Based on Little Kernel driver, simplified
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010013 */
14
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010015#include <clk-uclass.h>
Caleb Connolly86d28392024-08-19 21:34:17 +020016#include <linux/clk-provider.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010017#include <dm.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000018#include <dm/device-internal.h>
19#include <dm/lists.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010020#include <errno.h>
21#include <asm/io.h>
Caleb Connolly397c84f2023-11-07 12:41:05 +000022#include <linux/bug.h>
23#include <linux/delay.h>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010024#include <linux/bitops.h>
Volodymyr Babchukaae46492024-03-11 21:33:45 +000025#include <linux/iopoll.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000026#include <reset-uclass.h>
Volodymyr Babchukaae46492024-03-11 21:33:45 +000027#include <power-domain-uclass.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000028
Caleb Connolly878b26a2023-11-07 12:40:59 +000029#include "clock-qcom.h"
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010030
31/* CBCR register fields */
32#define CBCR_BRANCH_ENABLE_BIT BIT(0)
33#define CBCR_BRANCH_OFF_BIT BIT(31)
34
Volodymyr Babchukaae46492024-03-11 21:33:45 +000035#define GDSC_SW_COLLAPSE_MASK BIT(0)
36#define GDSC_POWER_DOWN_COMPLETE BIT(15)
37#define GDSC_POWER_UP_COMPLETE BIT(16)
38#define GDSC_PWR_ON_MASK BIT(31)
39#define CFG_GDSCR_OFFSET 0x4
40#define GDSC_STATUS_POLL_TIMEOUT_US 1500
41
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010042/* Enable clock controlled by CBC soft macro */
43void clk_enable_cbc(phys_addr_t cbcr)
44{
45 setbits_le32(cbcr, CBCR_BRANCH_ENABLE_BIT);
46
47 while (readl(cbcr) & CBCR_BRANCH_OFF_BIT)
48 ;
49}
50
Ramon Friedae299772018-05-16 12:13:39 +030051void clk_enable_gpll0(phys_addr_t base, const struct pll_vote_clk *gpll0)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010052{
53 if (readl(base + gpll0->status) & gpll0->status_bit)
54 return; /* clock already enabled */
55
56 setbits_le32(base + gpll0->ena_vote, gpll0->vote_bit);
57
58 while ((readl(base + gpll0->status) & gpll0->status_bit) == 0)
59 ;
60}
61
Ramon Friedae299772018-05-16 12:13:39 +030062#define BRANCH_ON_VAL (0)
63#define BRANCH_NOC_FSM_ON_VAL BIT(29)
64#define BRANCH_CHECK_MASK GENMASK(31, 28)
65
66void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk)
67{
68 u32 val;
69
70 setbits_le32(base + vclk->ena_vote, vclk->vote_bit);
71 do {
72 val = readl(base + vclk->cbcr_reg);
73 val &= BRANCH_CHECK_MASK;
74 } while ((val != BRANCH_ON_VAL) && (val != BRANCH_NOC_FSM_ON_VAL));
75}
76
Stephan Gerholdc59df452025-04-24 11:16:42 +020077int qcom_gate_clk_en(const struct msm_clk_priv *priv, unsigned long id)
78{
79 u32 val;
80 if (id >= priv->data->num_clks || priv->data->clks[id].reg == 0) {
81 log_err("gcc@%#08llx: unknown clock ID %lu!\n",
82 priv->base, id);
83 return -ENOENT;
84 }
85
86 val = readl(priv->base + priv->data->clks[id].reg);
87 writel(val | priv->data->clks[id].en_val, priv->base + priv->data->clks[id].reg);
88
89 return 0;
90}
91
Sheep Sun49fee7b2021-06-20 10:34:35 +080092#define APPS_CMD_RCGR_UPDATE BIT(0)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010093
Sheep Sun49fee7b2021-06-20 10:34:35 +080094/* Update clock command via CMD_RCGR */
95void clk_bcr_update(phys_addr_t apps_cmd_rcgr)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010096{
Caleb Connolly397c84f2023-11-07 12:41:05 +000097 u32 count;
Sheep Sun49fee7b2021-06-20 10:34:35 +080098 setbits_le32(apps_cmd_rcgr, APPS_CMD_RCGR_UPDATE);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010099
100 /* Wait for frequency to be updated. */
Caleb Connolly397c84f2023-11-07 12:41:05 +0000101 for (count = 0; count < 50000; count++) {
102 if (!(readl(apps_cmd_rcgr) & APPS_CMD_RCGR_UPDATE))
103 break;
104 udelay(1);
105 }
106 WARN(count == 50000, "WARNING: RCG @ %#llx [%#010x] stuck at off\n",
107 apps_cmd_rcgr, readl(apps_cmd_rcgr));
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100108}
109
Caleb Connolly397c84f2023-11-07 12:41:05 +0000110#define CFG_SRC_DIV_MASK 0b11111
111#define CFG_SRC_SEL_SHIFT 8
112#define CFG_SRC_SEL_MASK (0x7 << CFG_SRC_SEL_SHIFT)
113#define CFG_MODE_SHIFT 12
114#define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT)
115#define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT)
116#define CFG_HW_CLK_CTRL_MASK BIT(20)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100117
Caleb Connolly397c84f2023-11-07 12:41:05 +0000118/*
119 * root set rate for clocks with half integer and MND divider
120 * div should be pre-calculated ((div * 2) - 1)
121 */
Caleb Connollycbdad442024-04-03 14:07:40 +0200122void clk_rcg_set_rate_mnd(phys_addr_t base, uint32_t cmd_rcgr,
Caleb Connollyfbacc672023-11-07 12:41:04 +0000123 int div, int m, int n, int source, u8 mnd_width)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100124{
125 u32 cfg;
126 /* M value for MND divider. */
127 u32 m_val = m;
Caleb Connolly397c84f2023-11-07 12:41:05 +0000128 u32 n_minus_m = n - m;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100129 /* NOT(N-M) value for MND divider. */
Caleb Connolly397c84f2023-11-07 12:41:05 +0000130 u32 n_val = ~n_minus_m * !!(n);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100131 /* NOT 2D value for MND divider. */
Caleb Connolly397c84f2023-11-07 12:41:05 +0000132 u32 d_val = ~(clamp_t(u32, n, m, n_minus_m));
Caleb Connollyfbacc672023-11-07 12:41:04 +0000133 u32 mask = BIT(mnd_width) - 1;
134
135 debug("m %#x n %#x d %#x div %#x mask %#x\n", m_val, n_val, d_val, div, mask);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100136
137 /* Program MND values */
Caleb Connollycbdad442024-04-03 14:07:40 +0200138 writel(m_val & mask, base + cmd_rcgr + RCG_M_REG);
139 writel(n_val & mask, base + cmd_rcgr + RCG_N_REG);
140 writel(d_val & mask, base + cmd_rcgr + RCG_D_REG);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100141
142 /* setup src select and divider */
Caleb Connollycbdad442024-04-03 14:07:40 +0200143 cfg = readl(base + cmd_rcgr + RCG_CFG_REG);
Volodymyr Babchuk8eca2612024-03-11 21:33:45 +0000144 cfg &= ~(CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK |
145 CFG_SRC_DIV_MASK);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000146 cfg |= source & CFG_SRC_SEL_MASK; /* Select clock source */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100147
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100148 if (div)
Caleb Connolly397c84f2023-11-07 12:41:05 +0000149 cfg |= div & CFG_SRC_DIV_MASK;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100150
Caleb Connolly397c84f2023-11-07 12:41:05 +0000151 if (n && n != m)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100152 cfg |= CFG_MODE_DUAL_EDGE;
153
Caleb Connollycbdad442024-04-03 14:07:40 +0200154 writel(cfg, base + cmd_rcgr + RCG_CFG_REG); /* Write new clock configuration */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100155
156 /* Inform h/w to start using the new config. */
Caleb Connollycbdad442024-04-03 14:07:40 +0200157 clk_bcr_update(base + cmd_rcgr);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100158}
159
Sumit Garga3e804d2023-02-01 19:28:57 +0530160/* root set rate for clocks with half integer and mnd_width=0 */
Caleb Connollycbdad442024-04-03 14:07:40 +0200161void clk_rcg_set_rate(phys_addr_t base, uint32_t cmd_rcgr, int div,
Sumit Garga3e804d2023-02-01 19:28:57 +0530162 int source)
163{
164 u32 cfg;
165
166 /* setup src select and divider */
Caleb Connollycbdad442024-04-03 14:07:40 +0200167 cfg = readl(base + cmd_rcgr + RCG_CFG_REG);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000168 cfg &= ~(CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK);
Sumit Garga3e804d2023-02-01 19:28:57 +0530169 cfg |= source & CFG_CLK_SRC_MASK; /* Select clock source */
170
171 /*
172 * Set the divider; HW permits fraction dividers (+0.5), but
173 * for simplicity, we will support integers only
174 */
175 if (div)
Caleb Connolly397c84f2023-11-07 12:41:05 +0000176 cfg |= (2 * div - 1) & CFG_SRC_DIV_MASK;
Sumit Garga3e804d2023-02-01 19:28:57 +0530177
Caleb Connollycbdad442024-04-03 14:07:40 +0200178 writel(cfg, base + cmd_rcgr + RCG_CFG_REG); /* Write new clock configuration */
Sumit Garga3e804d2023-02-01 19:28:57 +0530179
180 /* Inform h/w to start using the new config. */
Caleb Connollycbdad442024-04-03 14:07:40 +0200181 clk_bcr_update(base + cmd_rcgr);
Sumit Garga3e804d2023-02-01 19:28:57 +0530182}
183
Neil Armstrong56c08c72024-11-25 09:34:26 +0100184#define PHY_MUX_MASK GENMASK(1, 0)
185#define PHY_MUX_PHY_SRC 0
186#define PHY_MUX_REF_SRC 2
187
188void clk_phy_mux_enable(phys_addr_t base, uint32_t cmd_rcgr, bool enabled)
189{
190 u32 cfg;
191
192 /* setup src select and divider */
193 cfg = readl(base + cmd_rcgr);
194 cfg &= ~(PHY_MUX_MASK);
195 if (enabled)
196 cfg |= FIELD_PREP(PHY_MUX_MASK, PHY_MUX_PHY_SRC);
197 else
198 cfg |= FIELD_PREP(PHY_MUX_MASK, PHY_MUX_REF_SRC);
199
200 writel(cfg, base + cmd_rcgr);
201}
202
Caleb Connolly397c84f2023-11-07 12:41:05 +0000203const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate)
204{
205 if (!f)
206 return NULL;
207
208 if (!f->freq)
209 return f;
210
211 for (; f->freq; f++)
212 if (rate <= f->freq)
213 return f;
214
215 /* Default to our fastest rate */
216 return f - 1;
217}
218
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100219static int msm_clk_probe(struct udevice *dev)
220{
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000221 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100222 struct msm_clk_priv *priv = dev_get_priv(dev);
223
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900224 priv->base = dev_read_addr(dev);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100225 if (priv->base == FDT_ADDR_T_NONE)
226 return -EINVAL;
227
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000228 priv->data = data;
229
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100230 return 0;
231}
232
233static ulong msm_clk_set_rate(struct clk *clk, ulong rate)
234{
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000235 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(clk->dev);
236
237 if (data->set_rate)
238 return data->set_rate(clk, rate);
239
240 return 0;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100241}
242
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530243static int msm_clk_enable(struct clk *clk)
244{
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000245 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(clk->dev);
246
247 if (data->enable)
248 return data->enable(clk);
249
250 return 0;
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530251}
252
Caleb Connolly86d28392024-08-19 21:34:17 +0200253static void dump_gplls(struct udevice *dev, phys_addr_t base)
254{
255 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
256 u32 i;
257 bool locked;
258 u64 l, a, xo_rate = 19200000;
259 struct clk *clk = NULL;
260 struct udevice *xodev;
261 const phys_addr_t *gplls = data->dbg_pll_addrs;
262
263 uclass_foreach_dev_probe(UCLASS_CLK, xodev) {
264 if (!strcmp(xodev->name, "xo-board") || !strcmp(xodev->name, "xo_board")) {
265 clk = dev_get_clk_ptr(xodev);
266 break;
267 }
268 }
269
270 if (clk) {
271 xo_rate = clk_get_rate(clk);
272
273 /* On SDM845 this needs to be divided by 2 for some reason */
274 if (xo_rate && of_machine_is_compatible("qcom,sdm845"))
275 xo_rate /= 2;
276 } else {
277 printf("Can't find XO clock, XO_BOARD rate may be wrong\n");
278 }
279
280 printf("GPLL clocks:\n");
281 printf("| GPLL | LOCKED | XO_BOARD | PLL_L | ALPHA |\n");
282 printf("+--------+--------+-----------+------------+----------------+\n");
283 for (i = 0; i < data->num_plls; i++) {
284 locked = !!(readl(gplls[i]) & BIT(31));
285 l = readl(gplls[i] + 4) & (BIT(16) - 1);
286 a = readq(gplls[i] + 40) & (BIT(16) - 1);
287 printf("| GPLL%-2d | %-6s | %9llu * (%#-9llx + %#-13llx * 2 ** -40 ) / 1000000\n",
288 i, locked ? "X" : "", xo_rate, l, a);
289 }
290}
291
292static void dump_rcgs(struct udevice *dev)
293{
294 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
295 int i;
296 u32 cmd;
297 u32 cfg;
298 u32 not_n_minus_m;
299 u32 src, m, n, div;
300 bool root_on, d_odd;
301
302 printf("\nRCGs:\n");
303
304 /*
305 * Which GPLL SRC corresponds to depends on the parent map, see gcc-<soc>.c in Linux
306 * and find the parent map associated with the clock. Note that often there are multiple
307 * outputs from a single GPLL where one is actually half the rate of the other (_EVEN).
308 * intput_freq = associated GPLL output freq (potentially divided depending on SRC).
309 */
310 printf("| NAME | ON | SRC | OUT_FREQ = input_freq * (m/n) * (1/d) | [CMD REG ] |\n");
311 printf("+----------------------------------+----+-----+---------------------------------------+--------------+\n");
312 for (i = 0; i < data->num_rcgs; i++) {
313 cmd = readl(data->dbg_rcg_addrs[i]);
314 cfg = readl(data->dbg_rcg_addrs[i] + 0x4);
315 m = readl(data->dbg_rcg_addrs[i] + 0x8);
316 n = 0;
317 not_n_minus_m = readl(data->dbg_rcg_addrs[i] + 0xc);
318
319 root_on = !(cmd & BIT(31)); // ROOT_OFF
320 src = (cfg >> 8) & 7;
321
322 if (not_n_minus_m) {
323 n = (~not_n_minus_m & 0xffff);
324
325 /* A clumsy assumption that this is an 8-bit MND RCG */
326 if ((n & 0xff00) == 0xff00)
327 n = n & 0xff;
328
329 n += m;
330 }
331
332 div = ((cfg & 0b11111) + 1) / 2;
333 d_odd = ((cfg & 0b11111) + 1) % 2 == 1;
334 printf("%-34s | %-2s | %3d | input_freq * (%4d/%5d) * (1/%1d%-2s) | [%#010x]\n",
335 data->dbg_rcg_names[i], root_on ? "X" : "", src,
336 m ?: 1, n ?: 1, div, d_odd ? ".5" : "", cmd);
337 }
338
339 printf("\n");
340}
341
342static void __maybe_unused msm_dump_clks(struct udevice *dev)
343{
344 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
345 struct msm_clk_priv *priv = dev_get_priv(dev);
346 const struct gate_clk *sclk;
347 int val, i;
348
349 if (!data->clks) {
350 printf("No clocks\n");
351 return;
352 }
353
354 printf("Gate Clocks:\n");
355 for (i = 0; i < data->num_clks; i++) {
356 sclk = &data->clks[i];
357 if (!sclk->name)
358 continue;
359 printf("%-32s: ", sclk->name);
360 val = readl(priv->base + sclk->reg) & sclk->en_val;
361 printf("%s\n", val ? "ON" : "");
362 }
363
364 dump_gplls(dev, priv->base);
365 dump_rcgs(dev);
366}
367
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100368static struct clk_ops msm_clk_ops = {
369 .set_rate = msm_clk_set_rate,
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530370 .enable = msm_clk_enable,
Caleb Connolly86d28392024-08-19 21:34:17 +0200371#if IS_ENABLED(CONFIG_CMD_CLK)
372 .dump = msm_dump_clks,
373#endif
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100374};
375
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000376U_BOOT_DRIVER(qcom_clk) = {
377 .name = "qcom_clk",
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100378 .id = UCLASS_CLK,
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100379 .ops = &msm_clk_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700380 .priv_auto = sizeof(struct msm_clk_priv),
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100381 .probe = msm_clk_probe,
Caleb Connollye07ce562024-04-03 14:07:39 +0200382 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100383};
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000384
385int qcom_cc_bind(struct udevice *parent)
386{
387 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(parent);
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000388 struct udevice *clkdev = NULL, *rstdev = NULL, *pwrdev;
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000389 struct driver *drv;
390 int ret;
391
392 /* Get a handle to the common clk handler */
393 drv = lists_driver_lookup_name("qcom_clk");
394 if (!drv)
395 return -ENOENT;
396
397 /* Register the clock controller */
398 ret = device_bind_with_driver_data(parent, drv, "qcom_clk", (ulong)data,
399 dev_ofnode(parent), &clkdev);
400 if (ret)
401 return ret;
402
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000403 if (data->resets) {
404 /* Get a handle to the common reset handler */
405 drv = lists_driver_lookup_name("qcom_reset");
406 if (!drv) {
407 ret = -ENOENT;
408 goto unbind_clkdev;
409 }
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000410
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000411 /* Register the reset controller */
412 ret = device_bind_with_driver_data(parent, drv, "qcom_reset", (ulong)data,
413 dev_ofnode(parent), &rstdev);
414 if (ret)
415 goto unbind_clkdev;
416 }
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000417
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000418 if (data->power_domains) {
419 /* Get a handle to the common power domain handler */
420 drv = lists_driver_lookup_name("qcom_power");
421 if (!drv) {
422 ret = -ENOENT;
423 goto unbind_rstdev;
424 }
425 /* Register the power domain controller */
426 ret = device_bind_with_driver_data(parent, drv, "qcom_power", (ulong)data,
427 dev_ofnode(parent), &pwrdev);
428 if (ret)
429 goto unbind_rstdev;
430 }
431
432 return 0;
433
434unbind_rstdev:
435 device_unbind(rstdev);
436unbind_clkdev:
437 device_unbind(clkdev);
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000438
439 return ret;
440}
441
442static int qcom_reset_set(struct reset_ctl *rst, bool assert)
443{
444 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(rst->dev);
445 void __iomem *base = dev_get_priv(rst->dev);
446 const struct qcom_reset_map *map;
447 u32 value;
448
449 map = &data->resets[rst->id];
450
451 value = readl(base + map->reg);
452
453 if (assert)
454 value |= BIT(map->bit);
455 else
456 value &= ~BIT(map->bit);
457
458 writel(value, base + map->reg);
459
460 return 0;
461}
462
463static int qcom_reset_assert(struct reset_ctl *rst)
464{
465 return qcom_reset_set(rst, true);
466}
467
468static int qcom_reset_deassert(struct reset_ctl *rst)
469{
470 return qcom_reset_set(rst, false);
471}
472
473static const struct reset_ops qcom_reset_ops = {
474 .rst_assert = qcom_reset_assert,
475 .rst_deassert = qcom_reset_deassert,
476};
477
478static int qcom_reset_probe(struct udevice *dev)
479{
480 /* Set our priv pointer to the base address */
481 dev_set_priv(dev, (void *)dev_read_addr(dev));
482
483 return 0;
484}
485
486U_BOOT_DRIVER(qcom_reset) = {
487 .name = "qcom_reset",
488 .id = UCLASS_RESET,
489 .ops = &qcom_reset_ops,
490 .probe = qcom_reset_probe,
491};
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000492
493static int qcom_power_set(struct power_domain *pwr, bool on)
494{
495 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(pwr->dev);
496 void __iomem *base = dev_get_priv(pwr->dev);
497 const struct qcom_power_map *map;
498 u32 value;
499 int ret;
500
501 if (pwr->id >= data->num_power_domains)
502 return -ENODEV;
503
504 map = &data->power_domains[pwr->id];
505
506 if (!map->reg)
507 return -ENODEV;
508
509 value = readl(base + map->reg);
510
511 if (on)
512 value &= ~GDSC_SW_COLLAPSE_MASK;
513 else
514 value |= GDSC_SW_COLLAPSE_MASK;
515
516 writel(value, base + map->reg);
517
518 if (on)
519 ret = readl_poll_timeout(base + map->reg + CFG_GDSCR_OFFSET,
520 value,
521 (value & GDSC_POWER_UP_COMPLETE) ||
522 (value & GDSC_PWR_ON_MASK),
523 GDSC_STATUS_POLL_TIMEOUT_US);
524
525 else
526 ret = readl_poll_timeout(base + map->reg + CFG_GDSCR_OFFSET,
527 value,
528 (value & GDSC_POWER_DOWN_COMPLETE) ||
529 !(value & GDSC_PWR_ON_MASK),
530 GDSC_STATUS_POLL_TIMEOUT_US);
531
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000532 if (ret == -ETIMEDOUT)
533 printf("WARNING: GDSC %lu is stuck during power on/off\n",
534 pwr->id);
535 return ret;
536}
537
538static int qcom_power_on(struct power_domain *pwr)
539{
540 return qcom_power_set(pwr, true);
541}
542
543static int qcom_power_off(struct power_domain *pwr)
544{
545 return qcom_power_set(pwr, false);
546}
547
548static const struct power_domain_ops qcom_power_ops = {
549 .on = qcom_power_on,
550 .off = qcom_power_off,
551};
552
553static int qcom_power_probe(struct udevice *dev)
554{
555 /* Set our priv pointer to the base address */
556 dev_set_priv(dev, (void *)dev_read_addr(dev));
557
558 return 0;
559}
560
561U_BOOT_DRIVER(qcom_power) = {
562 .name = "qcom_power",
563 .id = UCLASS_POWER_DOMAIN,
564 .ops = &qcom_power_ops,
565 .probe = qcom_power_probe,
Caleb Connollye07ce562024-04-03 14:07:39 +0200566 .flags = DM_FLAG_PRE_RELOC,
Volodymyr Babchukaae46492024-03-11 21:33:45 +0000567};