blob: 3777a0d863b1d61d0695ce9d5afc13e7a3bc96a7 [file] [log] [blame]
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka087415c2007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090014#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020015#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020016
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020017#define CONFIG_SYS_TEXT_BASE 0xfc000000
18
Becky Bruce03ea1be2008-05-08 19:02:12 -050019#define CONFIG_HIGH_BATS 1 /* High BATs supported */
20
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020021/*
22 * Supported commands
23 */
Wolfgang Denk56cbd022007-08-12 14:27:39 +020024#define CONFIG_CMD_REGINFO
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020025
26/*
27 * Serial console configuration
28 */
29#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020031
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020032/*
33 * Ethernet configuration
34 */
35#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -080036#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020037#define CONFIG_PHY_ADDR 0x00
38#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020040#define CONFIG_MISC_INIT_R 1
41#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
42
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020043/*
44 * POST support
45 */
Simon Glass7c5ad8b2017-05-12 21:09:49 -060046#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020047#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
48/* List of I2C addresses to be verified by POST */
Peter Tyser3f1d0db2010-10-22 00:20:30 -050049#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
50 CONFIG_SYS_I2C_IO, \
51 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020052
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020053/* display image timestamps */
54#define CONFIG_TIMESTAMP 1
55
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020056/*
57 * Autobooting
58 */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020059#define CONFIG_PREBOOT "echo;" \
60 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
61 "echo"
62#undef CONFIG_BOOTARGS
63
64/*
65 * Default environment settings
66 */
67#define CONFIG_EXTRA_ENV_SETTINGS \
68 "netdev=eth0\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020069 "netmask=255.255.0.0\0" \
70 "ipaddr=192.168.160.33\0" \
71 "serverip=192.168.1.1\0" \
72 "gatewayip=192.168.1.1\0" \
73 "console=ttyPSC0\0" \
74 "u-boot_addr=100000\0" \
75 "kernel_addr=200000\0" \
76 "kernel_addr_flash=fc0c0000\0" \
77 "fdt_addr=400000\0" \
78 "fdt_addr_flash=fc0a0000\0" \
79 "ramdisk_addr=500000\0" \
80 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020081 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
82 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
83 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020084 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020085 "update=prot off fc000000 +${filesize}; " \
86 "era fc000000 +${filesize}; " \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020087 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +020088 "prot on fc000000 +${filesize}\0" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +020089 "nfsargs=setenv bootargs root=/dev/nfs rw " \
90 "nfsroot=${serverip}:${rootpath}\0" \
91 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
92 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
93 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
94 "addcons=setenv bootargs ${bootargs} " \
95 "console=${console},${baudrate}\0" \
96 "addip=setenv bootargs ${bootargs} " \
97 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
98 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
99 "flash_flash=run flashargs addinit addip addcons;" \
100 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
101 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
102 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
103 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
104 ""
105#define CONFIG_BOOTCOMMAND "run flash_flash"
106
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200107/*
108 * Low level configuration
109 */
110
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200111/*
112 * Clock configuration
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
115#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200116
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200117/*
118 * Memory map
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_MBAR 0xF0000000
121#define CONFIG_SYS_SDRAM_BASE 0x00000000
122#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200125
126/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200128#ifdef CONFIG_POST
129/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200130#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200131#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200132#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200133#endif
134
Wolfgang Denk0191e472010-10-26 14:34:52 +0200135#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200136#define CONFIG_BOARD_TYPES 1 /* we use board_type */
137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200139
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
142#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
143#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200144
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200145/*
146 * Flash configuration
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200149#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200151/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
154#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
157#define CONFIG_SYS_RAMBOOT 1
158#undef CONFIG_SYS_LOWBOOT
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200159#endif
160
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200161/*
162 * Chip selects configuration
163 */
164/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
166#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
167#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200168/* use board_early_init_r to enable flash write in CS_BOOT */
169#define CONFIG_BOARD_EARLY_INIT_R
170
171/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
173#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200174
175/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_CS_BURST 0x00000000
177#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200178
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200179/*
180 * SDRAM configuration
181 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
182 */
183#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
184#define SDRAM_CONTROL 0x514F0000
185#define SDRAM_CONFIG1 0xE2333900
186#define SDRAM_CONFIG2 0x8EE70000
187
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200188/*
189 * MTD configuration
190 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100191#define CONFIG_CMD_MTDPARTS 1
Stefan Roese5dc958f2009-05-12 14:32:58 +0200192#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
193#define CONFIG_FLASH_CFI_MTD
Bartlomiej Siekaa6533c82007-08-03 12:08:16 +0200194#define MTDIDS_DEFAULT "nor0=cm5200-0"
195#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200196 "384k(uboot),128k(env)," \
197 "128k(redund_env),128k(dtb)," \
198 "2m(kernel),27904k(rootfs)," \
199 "-(config)"
200
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200201/*
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200202 * RTC configuration
203 */
204#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
205
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200206/*
207 * USB configuration
208 */
209#define CONFIG_USB_OHCI 1
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200210#define CONFIG_USB_CLOCK 0x0001BBBB
211#define CONFIG_USB_CONFIG 0x00001000
212/* Partitions (for USB) */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200213
214/*
215 * Invoke our last_stage_init function - needed by fwupdate
216 */
217#define CONFIG_LAST_STAGE_INIT 1
218
219/*
220 * Environment settings
221 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200222#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200223#define CONFIG_ENV_SIZE 0x10000
224#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200226/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200227#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
228#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200229
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200230/*
231 * Pin multiplexing configuration
232 */
233
234/*
235 * CS1/GPIO_WKUP_6: GPIO (default)
236 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
237 * IRDA/PSC6: UART
238 * Ether: Ethernet 100Mbit with MD
239 * PCI_DIS: PCI controller disabled
240 * USB: USB
241 * PSC3: SPI with UART3
242 * PSC2: UART
243 * PSC1: UART
244 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200246
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200247/*
248 * Miscellaneous configurable options
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
252#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
253#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
254#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_ALT_MEMTEST 1
257#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
258#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200261
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200262/*
263 * Various low-level settings
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
266#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200267
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200269
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200270/*
271 * Cache Configuration
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denk56cbd022007-08-12 14:27:39 +0200274#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200276#endif
277
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200278/*
279 * Flat Device Tree support
280 */
Bartlomiej Sieka087415c2007-07-11 20:11:07 +0200281#define OF_CPU "PowerPC,5200@0"
282#define OF_SOC "soc5200@f0000000"
283#define OF_TBCLK (bd->bi_busfreq / 4)
284#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
285
286#endif /* __CONFIG_H */