blob: bda9ab500c5f33ca81128603a6ecd676f1f61072 [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport8abe7302010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000025#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasutaede1882012-07-21 05:02:23 +000026#define CONFIG_OMAP_GPIO
Nikita Kiryanov0630b032012-01-02 04:01:30 +000027#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Lokesh Vutla56055052013-07-30 11:36:30 +053028#define CONFIG_OMAP_COMMON
Nishanth Menon3e46e3e2015-03-09 17:12:08 -050029/* Common ARM Erratas */
30#define CONFIG_ARM_ERRATA_454179
31#define CONFIG_ARM_ERRATA_430973
32#define CONFIG_ARM_ERRATA_621766
Mike Rapoport8abe7302010-12-18 17:43:19 -050033
Mike Rapoport8abe7302010-12-18 17:43:19 -050034#define CONFIG_SDRC /* The chip has SDRC controller */
35
36#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050037#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050038
39/*
40 * Display CPU and Board information
41 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000042#define CONFIG_DISPLAY_CPUINFO
43#define CONFIG_DISPLAY_BOARDINFO
Mike Rapoport8abe7302010-12-18 17:43:19 -050044
45/* Clock Defines */
46#define V_OSCK 26000000 /* Clock output from T2 */
47#define V_SCLK (V_OSCK >> 1)
48
Mike Rapoport8abe7302010-12-18 17:43:19 -050049#define CONFIG_MISC_INIT_R
50
Nikita Kiryanov0630b032012-01-02 04:01:30 +000051#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
52#define CONFIG_SETUP_MEMORY_TAGS
53#define CONFIG_INITRD_TAG
54#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000055#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050056
57/*
58 * Size of malloc() pool
59 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000060#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000061 /* Sector */
62#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050063
64/*
65 * Hardware drivers
66 */
67
68/*
69 * NS16550 Configuration
70 */
71#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
72
Mike Rapoport8abe7302010-12-18 17:43:19 -050073#define CONFIG_SYS_NS16550_SERIAL
74#define CONFIG_SYS_NS16550_REG_SIZE (-4)
75#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
76
77/*
78 * select serial console configuration
79 */
80#define CONFIG_CONS_INDEX 3
81#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
82#define CONFIG_SERIAL3 3 /* UART3 */
83
84/* allow to overwrite serial and ethaddr */
85#define CONFIG_ENV_OVERWRITE
86#define CONFIG_BAUDRATE 115200
87#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
88 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000089
90#define CONFIG_GENERIC_MMC
91#define CONFIG_MMC
92#define CONFIG_OMAP_HSMMC
93#define CONFIG_DOS_PARTITION
Mike Rapoport8abe7302010-12-18 17:43:19 -050094
Mike Rapoport8abe7302010-12-18 17:43:19 -050095/* USB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000096#define CONFIG_USB_OMAP3
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020097#define CONFIG_USB_EHCI
98#define CONFIG_USB_EHCI_OMAP
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020099#define CONFIG_USB_MUSB_UDC
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000100#define CONFIG_TWL4030_USB
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101
102/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000103#define CONFIG_USB_DEVICE
104#define CONFIG_USB_TTY
105#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Mike Rapoport8abe7302010-12-18 17:43:19 -0500106
107/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500108#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
109#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +0000110#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000111#define MTDIDS_DEFAULT "nand0=nand"
112#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg23964602013-04-22 01:06:55 +0000113 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000114 "4m(kernel),-(fs)"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500115
Mike Rapoport8abe7302010-12-18 17:43:19 -0500116#define CONFIG_CMD_NAND /* NAND support */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500117
Mike Rapoport8abe7302010-12-18 17:43:19 -0500118#define CONFIG_SYS_NO_FLASH
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200119#define CONFIG_SYS_I2C
120#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
121#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
122#define CONFIG_SYS_I2C_OMAP34XX
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000123#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
124#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +0300125#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000126#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -0500127
128/*
129 * TWL4030
130 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000131#define CONFIG_TWL4030_POWER
132#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -0500133
134/*
135 * Board NAND Info.
136 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500137#define CONFIG_NAND_OMAP_GPMC
138#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
139 /* to access nand */
140#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
141 /* to access nand at */
142 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500143#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
144 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +0100145
Mike Rapoport8abe7302010-12-18 17:43:19 -0500146/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500147#define CONFIG_EXTRA_ENV_SETTINGS \
148 "loadaddr=0x82000000\0" \
149 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200150 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500151 "mpurate=500\0" \
152 "vram=12M\0" \
153 "dvimode=1024x768MR-16@60\0" \
154 "defaultdisplay=dvi\0" \
155 "mmcdev=0\0" \
156 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000157 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500158 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000159 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500160 "mmcargs=setenv bootargs console=${console} " \
161 "mpurate=${mpurate} " \
162 "vram=${vram} " \
163 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500164 "omapdss.def_disp=${defaultdisplay} " \
165 "root=${mmcroot} " \
166 "rootfstype=${mmcrootfstype}\0" \
167 "nandargs=setenv bootargs console=${console} " \
168 "mpurate=${mpurate} " \
169 "vram=${vram} " \
170 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500171 "omapdss.def_disp=${defaultdisplay} " \
172 "root=${nandroot} " \
173 "rootfstype=${nandrootfstype}\0" \
174 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
175 "bootscript=echo Running bootscript from mmc ...; " \
176 "source ${loadaddr}\0" \
177 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
178 "mmcboot=echo Booting from mmc ...; " \
179 "run mmcargs; " \
180 "bootm ${loadaddr}\0" \
181 "nandboot=echo Booting from nand ...; " \
182 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000183 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500184 "bootm ${loadaddr}\0" \
185
186#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000187 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500188 "if run loadbootscript; then " \
189 "run bootscript; " \
190 "else " \
191 "if run loaduimage; then " \
192 "run mmcboot; " \
193 "else run nandboot; " \
194 "fi; " \
195 "fi; " \
196 "else run nandboot; fi"
197
Mike Rapoport8abe7302010-12-18 17:43:19 -0500198/*
199 * Miscellaneous configurable options
200 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400201#define CONFIG_AUTO_COMPLETE
202#define CONFIG_CMDLINE_EDITING
203#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000204#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500205#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500206#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
207/* Print Buffer Size */
208#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
209 sizeof(CONFIG_SYS_PROMPT) + 16)
210#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
211/* Boot Argument Buffer Size */
212#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
213
214#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
215 /* works on */
216#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
217 0x01F00000) /* 31MB */
218
219#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
220 /* load address */
221
222/*
223 * OMAP3 has 12 GP timers, they can be driven by the system clock
224 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
225 * This rate is divided by a local divisor.
226 */
227#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
228#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500229
230/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500231 * Physical Memory Map
232 */
233#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
234#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500235
Mike Rapoport8abe7302010-12-18 17:43:19 -0500236/*-----------------------------------------------------------------------
237 * FLASH and environment organization
238 */
239
240/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500241/* Monitor at start of flash */
242#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000243#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500244
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000245#define CONFIG_ENV_IS_IN_NAND
Mike Rapoport8abe7302010-12-18 17:43:19 -0500246#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400247#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Mike Rapoport8abe7302010-12-18 17:43:19 -0500248#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
249
Mike Rapoport8abe7302010-12-18 17:43:19 -0500250#if defined(CONFIG_CMD_NET)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500251#define CONFIG_SMC911X
252#define CONFIG_SMC911X_32_BIT
Igor Grinberg05a96a42011-04-18 17:55:21 -0400253#define CM_T3X_SMC911X_BASE 0x2C000000
254#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
255#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport8abe7302010-12-18 17:43:19 -0500256#endif /* (CONFIG_CMD_NET) */
257
258/* additions for new relocation code, must be added to all boards */
259#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
260#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
261#define CONFIG_SYS_INIT_RAM_SIZE 0x800
262#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
263 CONFIG_SYS_INIT_RAM_SIZE - \
264 GENERATED_GBL_DATA_SIZE)
265
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400266/* Status LED */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000267#define CONFIG_STATUS_LED /* Status LED enabled */
268#define CONFIG_BOARD_SPECIFIC_LED
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200269#define CONFIG_GPIO_LED
270#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
271#define GREEN_LED_DEV 0
272#define STATUS_LED_BIT GREEN_LED_GPIO
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400273#define STATUS_LED_STATE STATUS_LED_ON
274#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200275#define STATUS_LED_BOOT GREEN_LED_DEV
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400276
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000277#define CONFIG_SPLASHIMAGE_GUARD
278
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400279/* GPIO banks */
280#ifdef CONFIG_STATUS_LED
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000281#define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400282#endif
283
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000284/* Display Configuration */
285#define CONFIG_OMAP3_GPIO_2
Nikita Kiryanova6db6242013-12-31 12:55:15 +0200286#define CONFIG_OMAP3_GPIO_5
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000287#define CONFIG_VIDEO_OMAP3
288#define LCD_BPP LCD_COLOR16
289
290#define CONFIG_LCD
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000291#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200292#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000293#define CONFIG_CMD_BMP
294#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300295#define CONFIG_SCF0403_LCD
296
297#define CONFIG_OMAP3_SPI
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000298
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100299/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100300#define CONFIG_SPL_FRAMEWORK
301#define CONFIG_SPL_NAND_SIMPLE
302
303#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
304#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100305#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200306#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100307
308#define CONFIG_SPL_BOARD_INIT
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100309#define CONFIG_SPL_SERIAL_SUPPORT
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100310#define CONFIG_SPL_NAND_BASE
311#define CONFIG_SPL_NAND_DRIVERS
312#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100313#define CONFIG_SPL_POWER_SUPPORT
314#define CONFIG_SPL_OMAP3_ID_NAND
315#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
316
317/* NAND boot config */
318#define CONFIG_SYS_NAND_5_ADDR_CYCLE
319#define CONFIG_SYS_NAND_PAGE_COUNT 64
320#define CONFIG_SYS_NAND_PAGE_SIZE 2048
321#define CONFIG_SYS_NAND_OOBSIZE 64
322#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
323#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
324/*
325 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
326 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
327 */
328#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
329 10, 11, 12 }
330#define CONFIG_SYS_NAND_ECCSIZE 512
331#define CONFIG_SYS_NAND_ECCBYTES 3
332#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
333
334#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
335#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
336
337#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400338#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
339 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100340
341/*
342 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
343 * older x-loader implementations. And move the BSS area so that it
344 * doesn't overlap with TEXT_BASE.
345 */
346#define CONFIG_SYS_TEXT_BASE 0x80008000
347#define CONFIG_SPL_BSS_START_ADDR 0x80100000
348#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
349
350#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
351#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
352
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300353/* EEPROM */
354#define CONFIG_CMD_EEPROM
355#define CONFIG_ENV_EEPROM_IS_ON_I2C
356#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
357#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
358#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
359#define CONFIG_SYS_EEPROM_SIZE 256
360
361#define CONFIG_CMD_EEPROM_LAYOUT
362#define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"
363
Mike Rapoport8abe7302010-12-18 17:43:19 -0500364#endif /* __CONFIG_H */