blob: f2ea9a8c970c7a30caac2f609e4bc935f66d8ef4 [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew39966e32008-10-21 15:37:02 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiew99b037a2008-01-14 17:43:33 -060026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
TsiChungLiew99b037a2008-01-14 17:43:33 -060040#define CONFIG_CMD_CACHE
41#define CONFIG_CMD_DATE
TsiChungLiew99b037a2008-01-14 17:43:33 -060042#define CONFIG_CMD_I2C
43#define CONFIG_CMD_JFFS2
TsiChungLiew99b037a2008-01-14 17:43:33 -060044#define CONFIG_CMD_REGINFO
45#undef CONFIG_CMD_USB
46#undef CONFIG_CMD_BMP
TsiChung Liew39966e32008-10-21 15:37:02 +000047#define CONFIG_CMD_SPI
48#define CONFIG_CMD_SF
TsiChungLiew99b037a2008-01-14 17:43:33 -060049
TsiChung Liew39966e32008-10-21 15:37:02 +000050#define CONFIG_HOSTNAME M52277EVB
51#define CONFIG_SYS_UBOOT_END 0x3FFFF
52#define CONFIG_SYS_LOAD_ADDR2 0x40010007
53#ifdef CONFIG_SYS_STMICRO_BOOT
54/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060055#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020056 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000057 "loadaddr=0x40010000\0" \
58 "uboot=u-boot.bin\0" \
59 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020060 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060061 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000062 "prog=sf probe 0:2 10000 1;" \
63 "sf erase 0 30000;" \
64 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060065 "save\0" \
66 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000067#endif
68#ifdef CONFIG_SYS_SPANSION_BOOT
69#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020070 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000071 "loadaddr=0x40010000\0" \
72 "uboot=u-boot.bin\0" \
73 "load=loadb ${loadaddr} ${baudrate}\0" \
74 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020075 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
76 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
77 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
78 __stringify(CONFIG_SYS_UBOOT_END) ";" \
79 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000080 " ${filesize}; save\0" \
81 "updsbf=run loadsbf; run progsbf\0" \
82 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020083 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000084 "progsbf=sf probe 0:2 10000 1;" \
85 "sf erase 0 30000;" \
86 "sf write ${loadaddr} 0 30000;" \
87 ""
88#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060089
TsiChung Liew39966e32008-10-21 15:37:02 +000090#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew99b037a2008-01-14 17:43:33 -060091/* LCD */
92#ifdef CONFIG_CMD_BMP
93#define CONFIG_LCD
94#define CONFIG_SPLASH_SCREEN
95#define CONFIG_LCD_LOGO
96#define CONFIG_SHARP_LQ035Q7DH06
97#endif
98
99/* USB */
100#ifdef CONFIG_CMD_USB
101#define CONFIG_USB_EHCI
102#define CONFIG_USB_STORAGE
103#define CONFIG_DOS_PARTITION
104#define CONFIG_MAC_PARTITION
105#define CONFIG_ISO_PARTITION
TsiChung Liew39966e32008-10-21 15:37:02 +0000106#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -0600108#endif
109
110/* Realtime clock */
111#define CONFIG_MCFRTC
112#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600114
115/* Timer */
116#define CONFIG_MCFTMR
117#undef CONFIG_MCFPIT
118
119/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200120#define CONFIG_SYS_I2C
121#define CONFIG_SYS_I2C_FSL
122#define CONFIG_SYS_FSL_I2C_SPEED 80000
123#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
124#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000125#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
126
127/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000128#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000129#define CONFIG_CF_DSPI
130#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000131#define CONFIG_SYS_SBFHDR_SIZE 0x7
132#ifdef CONFIG_CMD_SPI
133# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000134
TsiChung Liewa424ba22009-06-30 14:18:29 +0000135# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
136 DSPI_CTAR_PCSSCK_1CLK | \
137 DSPI_CTAR_PASC(0) | \
138 DSPI_CTAR_PDT(0) | \
139 DSPI_CTAR_CSSCK(0) | \
140 DSPI_CTAR_ASC(0) | \
141 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000142#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600143
144/* Input, PCI, Flexbus, and VCO */
145#define CONFIG_EXTRA_CLOCK
146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600148
TsiChung Liew39966e32008-10-21 15:37:02 +0000149#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600152
153#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000154#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600155#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000156#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600157#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000158#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
159#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
160#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600161
TsiChung Liew39966e32008-10-21 15:37:02 +0000162#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600165
166/*
167 * Low Level Configuration Settings
168 * (address mappings, register initial values, etc.)
169 * You should know what you are doing if you make changes here.
170 */
171
TsiChung Liew39966e32008-10-21 15:37:02 +0000172/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600173 * Definitions for initial stack pointer and data area (in DPRAM)
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200176#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000177#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200178#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000179#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200180#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600181
TsiChung Liew39966e32008-10-21 15:37:02 +0000182/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600183 * Start addresses for the final memory configuration
184 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_SDRAM_BASE 0x40000000
188#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
189#define CONFIG_SYS_SDRAM_CFG1 0x43711630
190#define CONFIG_SYS_SDRAM_CFG2 0x56670000
191#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
192#define CONFIG_SYS_SDRAM_EMOD 0x81810000
193#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000194#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
197#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600198
TsiChung Liew39966e32008-10-21 15:37:02 +0000199#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200200# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000201#else
202# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
203#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
205#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
206#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600207
208/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000210#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600211
TsiChung Liew39966e32008-10-21 15:37:02 +0000212/*
213 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800214 * Environment is not embedded in u-boot. First time runing may have env
215 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600216 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000217#ifdef CONFIG_CF_SBF
218# define CONFIG_ENV_IS_IN_SPI_FLASH
219# define CONFIG_ENV_SPI_CS 2
220#else
221# define CONFIG_ENV_IS_IN_FLASH 1
222#endif
223#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600224
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000228#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000229# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800230# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000231# define CONFIG_ENV_OFFSET 0x30000
232# define CONFIG_ENV_SIZE 0x1000
233# define CONFIG_ENV_SECT_SIZE 0x10000
234#endif
235#ifdef CONFIG_SYS_SPANSION_BOOT
236# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
237# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800238# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000239# define CONFIG_ENV_SIZE 0x1000
240# define CONFIG_ENV_SECT_SIZE 0x8000
241#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_FLASH_CFI
244#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200245# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000246# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
247# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
249# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
250# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
251# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
252# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
253# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000254# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600255#endif
256
angelo@sysam.it6312a952015-03-29 22:54:16 +0200257#define LDS_BOARD_TEXT \
258 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
259 arch/m68k/lib/built-in.o (.text*)
260
TsiChungLiew99b037a2008-01-14 17:43:33 -0600261/*
262 * This is setting for JFFS2 support in u-boot.
263 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
264 */
265#ifdef CONFIG_CMD_JFFS2
266# define CONFIG_JFFS2_DEV "nor0"
267# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600269#endif
270
271/*-----------------------------------------------------------------------
272 * Cache Configuration
273 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000274#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600275
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600276#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200277 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600278#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200279 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600280#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
281#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
282 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
283 CF_ACR_EN | CF_ACR_SM_ALL)
284#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
285 CF_CACR_DISD | CF_CACR_INVI | \
286 CF_CACR_CEIB | CF_CACR_DCM | \
287 CF_CACR_EUSP)
288
TsiChungLiew99b037a2008-01-14 17:43:33 -0600289/*-----------------------------------------------------------------------
290 * Memory bank definitions
291 */
292/*
293 * CS0 - NOR Flash
294 * CS1 - Available
295 * CS2 - Available
296 * CS3 - Available
297 * CS4 - Available
298 * CS5 - Available
299 */
300
TsiChung Liew39966e32008-10-21 15:37:02 +0000301#ifdef CONFIG_CF_SBF
302#define CONFIG_SYS_CS0_BASE 0x04000000
303#define CONFIG_SYS_CS0_MASK 0x00FF0001
304#define CONFIG_SYS_CS0_CTRL 0x00001FA0
305#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_CS0_BASE 0x00000000
307#define CONFIG_SYS_CS0_MASK 0x00FF0001
308#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000309#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600310
311#endif /* _M52277EVB_H */