blob: 0299d16e83246cb5184d2eb1cf7e1204c5753853 [file] [log] [blame]
Dirk Eibach96580242009-07-17 14:16:40 +02001/*
2 * (C) Copyright 2009
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach96580242009-07-17 14:16:40 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibach96580242009-07-17 14:16:40 +020012#define CONFIG_DLVISION 1 /* on a Neo board */
13
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020014#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
Dirk Eibach96580242009-07-17 14:16:40 +020016/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME dlvision
Dirk Eibacha3162032013-06-26 16:04:31 +020020#define CONFIG_IDENT_STRING " dlvision 0.02"
Dirk Eibach96580242009-07-17 14:16:40 +020021#include "amcc-common.h"
22
23#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
24#define CONFIG_MISC_INIT_R /* call misc_init_r */
Dirk Eibachab81cc62014-07-25 10:10:24 +020025#define CONFIG_SYS_GENERIC_BOARD
Dirk Eibach96580242009-07-17 14:16:40 +020026
27#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
28
29/*
30 * Configure PLL
31 */
32#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
33#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
34
35/* new uImage format support */
36#define CONFIG_FIT
37#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
Dirk Eibach5f673f92014-11-13 19:21:12 +010038#define CONFIG_FIT_DISABLE_SHA256
Dirk Eibach96580242009-07-17 14:16:40 +020039
40#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
41
42/*
43 * Default environment variables
44 */
45#define CONFIG_EXTRA_ENV_SETTINGS \
46 CONFIG_AMCC_DEF_ENV \
47 CONFIG_AMCC_DEF_ENV_POWERPC \
48 CONFIG_AMCC_DEF_ENV_NOR_UPD \
49 "kernel_addr=fc000000\0" \
50 "fdt_addr=fc1e0000\0" \
51 "ramdisk_addr=fc200000\0" \
52 ""
53
54#define CONFIG_PHY_ADDR 4 /* PHY address */
55#define CONFIG_HAS_ETH0
56#define CONFIG_HAS_ETH1
57#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
58#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
59
60/*
61 * Commands additional to the ones defined in amcc-common.h
62 */
Dirk Eibach5f673f92014-11-13 19:21:12 +010063#define CONFIG_CMD_DTT
64#undef CONFIG_CMD_DHCP
65#undef CONFIG_CMD_DIAG
Dirk Eibach96580242009-07-17 14:16:40 +020066#undef CONFIG_CMD_EEPROM
Dirk Eibach5f673f92014-11-13 19:21:12 +010067#undef CONFIG_CMD_ELF
68#undef CONFIG_CMD_I2C
69#undef CONFIG_CMD_IRQ
Dirk Eibach96580242009-07-17 14:16:40 +020070
71/*
72 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
73 */
74#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
75
76/* SDRAM timings used in datasheet */
77#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
78#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
79#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
80#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
81#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
82
83/*
84 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
85 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
86 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
87 * The Linux BASE_BAUD define should match this configuration.
88 * baseBaud = cpuClock/(uartDivisor*16)
89 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
90 * set Linux BASE_BAUD to 403200.
91 */
Stefan Roese3ddce572010-09-20 16:05:31 +020092#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Dirk Eibach96580242009-07-17 14:16:40 +020093#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
94#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
95#define CONFIG_SYS_BASE_BAUD 691200
96
97/*
98 * I2C stuff
99 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000100#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibach96580242009-07-17 14:16:40 +0200101
102/*
103 * FLASH organization
104 */
105#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
106#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
107
108#define CONFIG_SYS_FLASH_BASE 0xFC000000
109#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
110
111#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
113
114#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
116
117#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
Dirk Eibach96580242009-07-17 14:16:40 +0200118
119#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
120#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
121
122#ifdef CONFIG_ENV_IS_IN_FLASH
123#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
124#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
125#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
126
127/* Address and size of Redundant Environment Sector */
128#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
129#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
130#endif
131
132/*
133 * PPC405 GPIO Configuration
134 */
135#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
136{ \
137/* GPIO Core 0 */ \
138{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
139{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
140{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
141{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
142{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
143{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
144{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
145{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
146{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
147{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
148{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
149{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
150{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
151{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
152{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
153{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
154{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
155{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
156{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
157{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
158{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
159{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
160{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
161{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
162{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
163{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
164{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
165{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
166{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
167{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
168{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
169{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
170} \
171}
172
173/*
174 * Definitions for initial stack pointer and data area (in data cache)
175 */
176/* use on chip memory (OCM) for temperary stack until sdram is tested */
177#define CONFIG_SYS_TEMP_STACK_OCM 1
178
179/* On Chip Memory location */
180#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
181#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
182#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200183#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area */
Dirk Eibach96580242009-07-17 14:16:40 +0200184
Dirk Eibach96580242009-07-17 14:16:40 +0200185#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200186 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibach96580242009-07-17 14:16:40 +0200187#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
188
189/*
190 * External Bus Controller (EBC) Setup
191 */
192
193/* Memory Bank 0 (NOR-FLASH) initialization */
194#define CONFIG_SYS_EBC_PB0AP 0x92015480
195/* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
196#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
197
198/* Memory Bank 1 (NVRAM) initializatio */
199#define CONFIG_SYS_EBC_PB1AP 0x92015480
200/* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
201#define CONFIG_SYS_EBC_PB1CR 0xFB858000
202
203/* Memory Bank 2 (UART) initialization */
204#define CONFIG_UART_BASE 0x7f100000
205#define CONFIG_SYS_EBC_PB2AP 0x92015480
206/* BAS=0x7f1,BS=1MB,BU=R/W,BW=8bit */
207#define CONFIG_SYS_EBC_PB2CR 0x7f118000
208
209/* Memory Bank 3 (Latches) initialization */
210#define CONFIG_SYS_LATCH_BASE 0x7f200000
211#define CONFIG_SYS_EBC_PB3AP 0x92015480
212/* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
213#define CONFIG_SYS_EBC_PB3CR 0x7f21a000
214
215#endif /* __CONFIG_H */