blob: 32f26672e2ff1ac3213c4bd3faf7165c0662bd7f [file] [log] [blame]
Stefan Roesea8856e32007-02-20 10:57:08 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesea8856e32007-02-20 10:57:08 +01008 */
9
10#include <ppc_asm.tmpl>
11#include <config.h>
Peter Tyser133c0fe2010-04-12 22:28:07 -050012#include <asm/mmu.h>
Stefan Roese3ddce572010-09-20 16:05:31 +020013#include <asm/ppc4xx.h>
Stefan Roesea8856e32007-02-20 10:57:08 +010014
15/**************************************************************************
16 * TLB TABLE
17 *
18 * This table is used by the cpu boot code to setup the initial tlb
19 * entries. Rather than make broad assumptions in the cpu source tree,
20 * this table lets each board set things up however they like.
21 *
22 * Pointer to the table is returned in r1
23 *
24 *************************************************************************/
25
26 .section .bootpg,"ax"
27
28/**************************************************************************
29 * TLB table for revA
30 *************************************************************************/
31 .globl tlbtabA
32tlbtabA:
33 tlbtab_start
Stefan Roese3f7b8612007-03-08 10:07:18 +010034
35 /*
36 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
37 * speed up boot process. It is patched after relocation to enable SA_I
38 */
Stefan Roese94b62702010-04-14 13:57:18 +020039 tlbentry(0xff000000, SZ_16M, 0xff000000, 4, AC_RWX | SA_G)
Stefan Roesea8856e32007-02-20 10:57:08 +010040
41 /*
42 * TLB entries for SDRAM are not needed on this platform.
43 * They are dynamically generated in the SPD DDR(2) detection
44 * routine.
45 */
46
Stefan Roese94b62702010-04-14 13:57:18 +020047 tlbentry(CONFIG_SYS_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_RWX | SA_I)
48 tlbentry(CONFIG_SYS_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010049
Stefan Roese94b62702010-04-14 13:57:18 +020050 tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_RW | SA_IG)
51 tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_RW | SA_IG)
52 tlbentry(CONFIG_SYS_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_RW | SA_IG)
53 tlbentry(CONFIG_SYS_PCIE_BASE, SZ_16K, 0x20000000, 0xC, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010054
Stefan Roese94b62702010-04-14 13:57:18 +020055 tlbentry(CONFIG_SYS_PCIE0_CFGBASE, SZ_16M, 0x40000000, 0xC, AC_RW | SA_IG)
56 tlbentry(CONFIG_SYS_PCIE1_CFGBASE, SZ_16M, 0x80000000, 0xC, AC_RW | SA_IG)
57 tlbentry(CONFIG_SYS_PCIE2_CFGBASE, SZ_16M, 0xC0000000, 0xC, AC_RW | SA_IG)
58 tlbentry(CONFIG_SYS_PCIE0_XCFGBASE, SZ_1K, 0x50000000, 0xC, AC_RW | SA_IG)
59 tlbentry(CONFIG_SYS_PCIE1_XCFGBASE, SZ_1K, 0x90000000, 0xC, AC_RW | SA_IG)
60 tlbentry(CONFIG_SYS_PCIE2_XCFGBASE, SZ_1K, 0xD0000000, 0xC, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010061 tlbtab_end
62
63/**************************************************************************
64 * TLB table for revB
65 *
66 * Notice: revB of the 440SPe chip is very strict about PLB real addresses
67 * and ranges to be mapped for config space: it seems to only work with
68 * d_nnnn_nnnn range (hangs the core upon config transaction attempts when
69 * set otherwise) while revA uses c_nnnn_nnnn.
70 *************************************************************************/
71 .globl tlbtabB
72tlbtabB:
73 tlbtab_start
Stefan Roese3f7b8612007-03-08 10:07:18 +010074
75 /*
76 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
77 * speed up boot process. It is patched after relocation to enable SA_I
78 */
Stefan Roese94b62702010-04-14 13:57:18 +020079 tlbentry(0xff000000, SZ_16M, 0xff000000, 4, AC_RWX | SA_G)
Stefan Roesea8856e32007-02-20 10:57:08 +010080
81 /*
82 * TLB entries for SDRAM are not needed on this platform.
83 * They are dynamically generated in the SPD DDR(2) detection
84 * routine.
85 */
86
Stefan Roese94b62702010-04-14 13:57:18 +020087 tlbentry(CONFIG_SYS_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_RWX | SA_I)
Stefan Roesea8856e32007-02-20 10:57:08 +010088
Stefan Roese94b62702010-04-14 13:57:18 +020089 tlbentry(CONFIG_SYS_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010090
Stefan Roese94b62702010-04-14 13:57:18 +020091 tlbentry(CONFIG_SYS_ACE_BASE, SZ_1K, CONFIG_SYS_ACE_BASE, 4,AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010092
Stefan Roese94b62702010-04-14 13:57:18 +020093 tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_RW | SA_IG)
94 tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_RW | SA_IG)
95 tlbentry(CONFIG_SYS_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +010096
Stefan Roese94b62702010-04-14 13:57:18 +020097 tlbentry(CONFIG_SYS_PCIE0_CFGBASE, SZ_16M, 0x00000000, 0xD, AC_RW | SA_IG)
98 tlbentry(CONFIG_SYS_PCIE1_CFGBASE, SZ_16M, 0x20000000, 0xD, AC_RW | SA_IG)
99 tlbentry(CONFIG_SYS_PCIE2_CFGBASE, SZ_16M, 0x40000000, 0xD, AC_RW | SA_IG)
100 tlbentry(CONFIG_SYS_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_RW | SA_IG)
101 tlbentry(CONFIG_SYS_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_RW | SA_IG)
102 tlbentry(CONFIG_SYS_PCIE2_XCFGBASE, SZ_1K, 0x50000000, 0xD, AC_RW | SA_IG)
Stefan Roesea8856e32007-02-20 10:57:08 +0100103 tlbtab_end