blob: 55ba81e87b216094f71a235654aae5480c6d9329 [file] [log] [blame]
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02001/*
2 * SPI flash internal definitions
3 *
4 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6 *
Jagannadha Sutradharudu Tekid1452702013-10-10 22:32:55 +05307 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +02008 */
9
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +053010#ifndef _SF_INTERNAL_H_
11#define _SF_INTERNAL_H_
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020012
Simon Glassd34b4562014-10-13 23:42:04 -060013#include <linux/types.h>
14#include <linux/compiler.h>
15
16/* Dual SPI flash memories - see SPI_COMM_DUAL_... */
17enum spi_dual_flash {
18 SF_SINGLE_FLASH = 0,
Jagan Tekice0121c2015-12-14 18:12:04 +053019 SF_DUAL_STACKED_FLASH = BIT(0),
20 SF_DUAL_PARALLEL_FLASH = BIT(1),
Simon Glassd34b4562014-10-13 23:42:04 -060021};
22
23/* Enum list - Full read commands */
24enum spi_read_cmds {
Jagan Tekice0121c2015-12-14 18:12:04 +053025 ARRAY_SLOW = BIT(0),
26 ARRAY_FAST = BIT(1),
27 DUAL_OUTPUT_FAST = BIT(2),
28 DUAL_IO_FAST = BIT(3),
29 QUAD_OUTPUT_FAST = BIT(4),
30 QUAD_IO_FAST = BIT(5),
Simon Glassd34b4562014-10-13 23:42:04 -060031};
32
Jagannadha Sutradharudu Teki29e63912014-12-12 19:36:11 +053033/* Normal - Extended - Full command set */
Jagan Teki79436122015-06-27 00:51:30 +053034#define RD_NORM (ARRAY_SLOW | ARRAY_FAST)
35#define RD_EXTN (RD_NORM | DUAL_OUTPUT_FAST | DUAL_IO_FAST)
36#define RD_FULL (RD_EXTN | QUAD_OUTPUT_FAST | QUAD_IO_FAST)
Simon Glassd34b4562014-10-13 23:42:04 -060037
38/* sf param flags */
39enum {
Jagan Tekice0121c2015-12-14 18:12:04 +053040#ifndef CONFIG_SPI_FLASH_USE_4K_SECTORS
41 SECT_4K = 0,
Marek Vasute0bdcb82015-08-03 01:28:56 +020042#else
Jagan Tekice0121c2015-12-14 18:12:04 +053043 SECT_4K = BIT(0),
Marek Vasute0bdcb82015-08-03 01:28:56 +020044#endif
Jagan Tekice0121c2015-12-14 18:12:04 +053045 SECT_32K = BIT(1),
46 E_FSR = BIT(2),
47 SST_WR = BIT(3),
48 WR_QPP = BIT(4),
Simon Glassd34b4562014-10-13 23:42:04 -060049};
50
Jagan Teki4537cec2015-09-29 11:17:02 +053051enum spi_nor_option_flags {
Jagan Tekice0121c2015-12-14 18:12:04 +053052 SNOR_F_SST_WR = BIT(0),
53 SNOR_F_USE_FSR = BIT(1),
Jagan Teki4537cec2015-09-29 11:17:02 +053054};
55
Jagannadha Sutradharudu Tekica799862014-01-11 16:50:45 +053056#define SPI_FLASH_3B_ADDR_LEN 3
57#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053058#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +020059
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053060/* CFI Manufacture ID's */
61#define SPI_FLASH_CFI_MFR_SPANSION 0x01
62#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Jagannadha Sutradharudu Teki754c73c2013-12-26 14:13:36 +053063#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Fabio Estevam0a2bf5c2015-11-17 16:50:53 -020064#define SPI_FLASH_CFI_MFR_SST 0xbf
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053065#define SPI_FLASH_CFI_MFR_WINBOND 0xef
Jagan Tekib7233752015-09-30 02:01:23 +053066#define SPI_FLASH_CFI_MFR_ATMEL 0x1f
Jagannadha Sutradharudu Teki725c64e2013-12-26 13:54:57 +053067
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053068/* Erase commands */
69#define CMD_ERASE_4K 0x20
70#define CMD_ERASE_32K 0x52
71#define CMD_ERASE_CHIP 0xc7
72#define CMD_ERASE_64K 0xd8
73
74/* Write commands */
Mike Frysinger1302bec2012-01-28 16:26:03 -080075#define CMD_WRITE_STATUS 0x01
Mike Frysinger301e9b42011-04-25 06:58:29 +000076#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger79112112011-04-25 06:59:53 +000077#define CMD_WRITE_DISABLE 0x04
Mike Frysinger53421bb2011-01-10 02:20:13 -050078#define CMD_WRITE_ENABLE 0x06
Jagan Teki11424c02015-12-14 18:03:54 +053079#define CMD_QUAD_PAGE_PROGRAM 0x32
Jagan Tekic26abdb2015-12-14 18:15:39 +053080#define CMD_WRITE_EVCR 0x61
Mike Frysinger37e13bc2011-01-10 02:20:12 -050081
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053082/* Read commands */
83#define CMD_READ_ARRAY_SLOW 0x03
84#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki02eee9a2014-01-11 15:10:28 +053085#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
86#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Tekie0ebabc2014-01-11 15:13:11 +053087#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Teki45462302013-12-24 15:24:31 +053088#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053089#define CMD_READ_ID 0x9f
Jagan Teki11424c02015-12-14 18:03:54 +053090#define CMD_READ_STATUS 0x05
91#define CMD_READ_STATUS1 0x35
92#define CMD_READ_CONFIG 0x35
93#define CMD_FLAG_STATUS 0x70
Jagan Tekic26abdb2015-12-14 18:15:39 +053094#define CMD_READ_EVCR 0x65
Jagannadha Sutradharudu Teki29d70c92013-06-19 15:37:09 +053095
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +053096/* Bank addr access commands */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +053097#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Tekic6d173d2013-06-19 15:33:58 +053098# define CMD_BANKADDR_BRWR 0x17
99# define CMD_BANKADDR_BRRD 0x16
100# define CMD_EXTNADDR_WREAR 0xC5
101# define CMD_EXTNADDR_RDEAR 0xC8
102#endif
Jagannadha Sutradharudu Tekice08a712013-06-19 15:31:23 +0530103
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500104/* Common status */
Jagan Tekice0121c2015-12-14 18:12:04 +0530105#define STATUS_WIP BIT(0)
106#define STATUS_QEB_WINSPAN BIT(1)
107#define STATUS_QEB_MXIC BIT(6)
108#define STATUS_PEC BIT(7)
Jagan Tekic26abdb2015-12-14 18:15:39 +0530109#define STATUS_QEB_MICRON BIT(7)
Fabio Estevamd9709692015-11-05 12:43:41 -0200110#define SR_BP0 BIT(2) /* Block protect 0 */
111#define SR_BP1 BIT(3) /* Block protect 1 */
112#define SR_BP2 BIT(4) /* Block protect 2 */
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500113
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530114/* Flash timeout values */
115#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
Jagan Teki79436122015-06-27 00:51:30 +0530116#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530117#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
118
119/* SST specific */
120#ifdef CONFIG_SPI_FLASH_SST
Jagannadha Sutradharudu Tekif3b2dd82013-10-07 19:34:56 +0530121# define CMD_SST_BP 0x02 /* Byte Program */
Jagan Teki79436122015-06-27 00:51:30 +0530122# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530123
124int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
125 const void *buf);
Bin Mengfcbfc172014-12-12 19:36:13 +0530126int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
127 const void *buf);
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530128#endif
129
Simon Glassd34b4562014-10-13 23:42:04 -0600130/**
131 * struct spi_flash_params - SPI/QSPI flash device params structure
132 *
133 * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO])
134 * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id])
135 * @ext_jedec: Device ext_jedec ID
Jagannadha Sutradharudu Tekidc1e3ae2015-04-27 21:04:15 +0530136 * @sector_size: Isn't necessarily a sector size from vendor,
137 * the size listed here is what works with CMD_ERASE_64K
Jagan Teki79436122015-06-27 00:51:30 +0530138 * @nr_sectors: No.of sectors on this device
Simon Glassd34b4562014-10-13 23:42:04 -0600139 * @e_rd_cmd: Enum list for read commands
140 * @flags: Important param, for flash specific behaviour
141 */
142struct spi_flash_params {
143 const char *name;
144 u32 jedec;
145 u16 ext_jedec;
146 u32 sector_size;
147 u32 nr_sectors;
148 u8 e_rd_cmd;
149 u16 flags;
150};
151
152extern const struct spi_flash_params spi_flash_params_table[];
153
Haavard Skinnemoen2f5bfb72008-05-16 11:10:33 +0200154/* Send a single-byte command to the device and read the response */
155int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
156
157/*
158 * Send a multi-byte command to the device and read the response. Used
159 * for flash array reads, etc.
160 */
161int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
162 size_t cmd_len, void *data, size_t data_len);
163
164/*
165 * Send a multi-byte command to the device followed by (optional)
166 * data. Used for programming the flash array, etc.
167 */
168int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
169 const void *data, size_t data_len);
170
Mike Frysinger301e9b42011-04-25 06:58:29 +0000171
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530172/* Flash erase(sectors) operation, support all possible erase commands */
173int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki08032422013-10-02 19:34:53 +0530174
Fabio Estevam1cd87612015-11-05 12:43:42 -0200175/* Lock stmicro spi flash region */
176int stm_lock(struct spi_flash *flash, u32 ofs, size_t len);
177
178/* Unlock stmicro spi flash region */
179int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len);
180
181/* Check if a stmicro spi flash region is completely locked */
182int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len);
183
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530184/* Enable writing on the SPI flash */
Mike Frysinger8ec7f4c2011-04-23 23:05:55 +0000185static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
186{
187 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
188}
189
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530190/* Disable writing on the SPI flash */
Mike Frysinger79112112011-04-25 06:59:53 +0000191static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
192{
193 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
194}
195
196/*
Jagannadha Sutradharudu Tekidc78b852013-06-21 19:19:00 +0530197 * Used for spi_flash write operation
198 * - SPI claim
199 * - spi_flash_cmd_write_enable
200 * - spi_flash_cmd_write
201 * - spi_flash_cmd_wait_ready
202 * - SPI release
203 */
204int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
205 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500206
207/*
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530208 * Flash write operation, support all possible write commands.
209 * Write the requested data out breaking it up into multiple write
210 * commands as needed per the write size.
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500211 */
Jagannadha Sutradharudu Teki25dc86a2013-10-02 19:38:49 +0530212int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
213 size_t len, const void *buf);
214
215/*
216 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
217 * bus. Used as common part of the ->read() operation.
218 */
219int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
220 size_t cmd_len, void *data, size_t data_len);
221
222/* Flash read operation, support all possible read commands */
223int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
224 size_t len, void *data);
Mike Frysinger37e13bc2011-01-10 02:20:12 -0500225
Daniel Schwierzeck06cfc032015-04-27 07:42:04 +0200226#ifdef CONFIG_SPI_FLASH_MTD
227int spi_flash_mtd_register(struct spi_flash *flash);
228void spi_flash_mtd_unregister(void);
229#endif
230
Jagan Tekie6401d82015-12-11 21:36:34 +0530231/**
232 * spi_flash_scan - scan the SPI FLASH
Jagan Tekie6401d82015-12-11 21:36:34 +0530233 * @flash: the spi flash structure
234 *
235 * The drivers can use this fuction to scan the SPI FLASH.
236 * In the scanning, it will try to get all the necessary information to
237 * fill the spi_flash{}.
238 *
239 * Return: 0 for success, others for failure.
240 */
Jagan Teki4abfb982015-12-06 21:33:32 +0530241int spi_flash_scan(struct spi_flash *flash);
Jagan Tekie6401d82015-12-11 21:36:34 +0530242
Jagannadha Sutradharudu Teki84fb8632013-10-10 22:14:09 +0530243#endif /* _SF_INTERNAL_H_ */