blob: b348cc1f208b463cb2931db2d923f4469516a67d [file] [log] [blame]
Kumar Gala65e6c322009-03-19 02:32:23 -05001/*
Dipen Dudhat00c42942011-01-20 16:29:35 +05302 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala65e6c322009-03-19 02:32:23 -05003 *
Tom Rinie2378802016-01-14 22:05:13 -05004 * SPDX-License-Identifier: GPL-2.0
Kumar Gala65e6c322009-03-19 02:32:23 -05005 */
6
Kumar Gala95fd2f62008-01-16 01:13:58 -06007#ifndef _FSL_LAW_H_
8#define _FSL_LAW_H_
9
10#include <asm/io.h>
Fabio Estevam1a03a7e2015-11-05 12:43:40 -020011#include <linux/log2.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060012
Kumar Gala65e6c322009-03-19 02:32:23 -050013#define LAW_EN 0x80000000
14
Kumar Gala95fd2f62008-01-16 01:13:58 -060015#define SET_LAW_ENTRY(idx, a, sz, trgt) \
16 { .index = idx, .addr = a, .size = sz, .trgt_id = trgt }
17
Kumar Gala75639e02008-06-11 00:44:10 -050018#define SET_LAW(a, sz, trgt) \
19 { .index = -1, .addr = a, .size = sz, .trgt_id = trgt }
20
Kumar Gala95fd2f62008-01-16 01:13:58 -060021enum law_size {
22 LAW_SIZE_4K = 0xb,
23 LAW_SIZE_8K,
24 LAW_SIZE_16K,
25 LAW_SIZE_32K,
26 LAW_SIZE_64K,
27 LAW_SIZE_128K,
28 LAW_SIZE_256K,
29 LAW_SIZE_512K,
30 LAW_SIZE_1M,
31 LAW_SIZE_2M,
32 LAW_SIZE_4M,
33 LAW_SIZE_8M,
34 LAW_SIZE_16M,
35 LAW_SIZE_32M,
36 LAW_SIZE_64M,
37 LAW_SIZE_128M,
38 LAW_SIZE_256M,
39 LAW_SIZE_512M,
40 LAW_SIZE_1G,
41 LAW_SIZE_2G,
42 LAW_SIZE_4G,
43 LAW_SIZE_8G,
44 LAW_SIZE_16G,
45 LAW_SIZE_32G,
46};
47
Li Yang019b2932009-12-09 14:26:08 +080048#define law_size_bits(sz) (__ilog2_u64(sz) - 1)
Becky Bruceeb891f02010-06-17 11:37:23 -050049#define lawar_size(x) (1ULL << ((x & 0x3f) + 1))
Li Yang019b2932009-12-09 14:26:08 +080050
Kumar Gala65e6c322009-03-19 02:32:23 -050051#ifdef CONFIG_FSL_CORENET
52enum law_trgt_if {
53 LAW_TRGT_IF_PCIE_1 = 0x00,
54 LAW_TRGT_IF_PCIE_2 = 0x01,
55 LAW_TRGT_IF_PCIE_3 = 0x02,
Kumar Gala74e78b62010-04-28 04:02:21 -050056 LAW_TRGT_IF_PCIE_4 = 0x03,
Kumar Gala65e6c322009-03-19 02:32:23 -050057 LAW_TRGT_IF_RIO_1 = 0x08,
58 LAW_TRGT_IF_RIO_2 = 0x09,
59
60 LAW_TRGT_IF_DDR_1 = 0x10,
61 LAW_TRGT_IF_DDR_2 = 0x11, /* 2nd controller */
York Sune8dc17b2012-08-17 08:22:39 +000062 LAW_TRGT_IF_DDR_3 = 0x12,
63 LAW_TRGT_IF_DDR_4 = 0x13,
Kumar Gala65e6c322009-03-19 02:32:23 -050064 LAW_TRGT_IF_DDR_INTRLV = 0x14,
York Sune8dc17b2012-08-17 08:22:39 +000065 LAW_TRGT_IF_DDR_INTLV_34 = 0x15,
66 LAW_TRGT_IF_DDR_INTLV_123 = 0x17,
67 LAW_TRGT_IF_DDR_INTLV_1234 = 0x16,
Kumar Gala65e6c322009-03-19 02:32:23 -050068 LAW_TRGT_IF_BMAN = 0x18,
69 LAW_TRGT_IF_DCSR = 0x1d,
Sandeep Singh4fb16a12014-06-05 18:49:57 +053070 LAW_TRGT_IF_CCSR = 0x1e,
Kumar Gala65e6c322009-03-19 02:32:23 -050071 LAW_TRGT_IF_LBC = 0x1f,
72 LAW_TRGT_IF_QMAN = 0x3c,
Shaveta Leekha43e0f7b2013-03-25 07:40:24 +000073
74 LAW_TRGT_IF_MAPLE = 0x50,
Kumar Gala65e6c322009-03-19 02:32:23 -050075};
76#define LAW_TRGT_IF_DDR LAW_TRGT_IF_DDR_1
Prabhakar Kushwaha4fc2aac2012-08-15 06:24:15 +000077#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
Kumar Gala65e6c322009-03-19 02:32:23 -050078#else
Kumar Gala95fd2f62008-01-16 01:13:58 -060079enum law_trgt_if {
80 LAW_TRGT_IF_PCI = 0x00,
81 LAW_TRGT_IF_PCI_2 = 0x01,
York Sunefc30b62016-11-23 14:08:36 -080082#ifndef CONFIG_ARCH_MPC8641
Kumar Gala95fd2f62008-01-16 01:13:58 -060083 LAW_TRGT_IF_PCIE_1 = 0x02,
84#endif
York Suna80bdf72016-11-15 14:09:50 -080085#if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132)
Priyanka Jainf81e8b22013-04-04 09:31:54 +053086 LAW_TRGT_IF_OCN_DSP = 0x03,
87#else
York Sun4b08dd72016-11-18 11:08:43 -080088#if !defined(CONFIG_ARCH_MPC8572) && !defined(CONFIG_ARCH_P2020)
Kumar Gala95fd2f62008-01-16 01:13:58 -060089 LAW_TRGT_IF_PCIE_3 = 0x03,
90#endif
Priyanka Jainf81e8b22013-04-04 09:31:54 +053091#endif
Kumar Gala95fd2f62008-01-16 01:13:58 -060092 LAW_TRGT_IF_LBC = 0x04,
93 LAW_TRGT_IF_CCSR = 0x08,
Priyanka Jainf81e8b22013-04-04 09:31:54 +053094 LAW_TRGT_IF_DSP_CCSR = 0x09,
Mingkai Hu1a258072013-07-04 17:30:36 +080095 LAW_TRGT_IF_PLATFORM_SRAM = 0x0a,
Kumar Gala95fd2f62008-01-16 01:13:58 -060096 LAW_TRGT_IF_DDR_INTRLV = 0x0b,
97 LAW_TRGT_IF_RIO = 0x0c,
York Suna80bdf72016-11-15 14:09:50 -080098#if defined(CONFIG_ARCH_BSC9132)
Priyanka Jainc73b9032013-07-02 09:21:04 +053099 LAW_TRGT_IF_CLASS_DSP = 0x0d,
100#else
Li Yang019b2932009-12-09 14:26:08 +0800101 LAW_TRGT_IF_RIO_2 = 0x0d,
Priyanka Jainc73b9032013-07-02 09:21:04 +0530102#endif
Roy Zang1de20b02011-02-03 22:14:19 -0600103 LAW_TRGT_IF_DPAA_SWP_SRAM = 0x0e,
Kumar Gala95fd2f62008-01-16 01:13:58 -0600104 LAW_TRGT_IF_DDR = 0x0f,
105 LAW_TRGT_IF_DDR_2 = 0x16, /* 2nd controller */
York Sune8dc17b2012-08-17 08:22:39 +0000106 /* place holder for 3-way and 4-way interleaving */
107 LAW_TRGT_IF_DDR_3,
108 LAW_TRGT_IF_DDR_4,
109 LAW_TRGT_IF_DDR_INTLV_34,
110 LAW_TRGT_IF_DDR_INTLV_123,
111 LAW_TRGT_IF_DDR_INTLV_1234,
Kumar Gala95fd2f62008-01-16 01:13:58 -0600112};
113#define LAW_TRGT_IF_DDR_1 LAW_TRGT_IF_DDR
114#define LAW_TRGT_IF_PCI_1 LAW_TRGT_IF_PCI
115#define LAW_TRGT_IF_PCIX LAW_TRGT_IF_PCI
116#define LAW_TRGT_IF_PCIE_2 LAW_TRGT_IF_PCI_2
Kumar Gala8975d7a2010-12-30 12:09:53 -0600117#define LAW_TRGT_IF_RIO_1 LAW_TRGT_IF_RIO
Dipen Dudhat00c42942011-01-20 16:29:35 +0530118#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
Kumar Gala95fd2f62008-01-16 01:13:58 -0600119
York Sunefc30b62016-11-23 14:08:36 -0800120#ifdef CONFIG_ARCH_MPC8641
Kumar Gala95fd2f62008-01-16 01:13:58 -0600121#define LAW_TRGT_IF_PCIE_1 LAW_TRGT_IF_PCI
122#endif
123
York Sun4b08dd72016-11-18 11:08:43 -0800124#if defined(CONFIG_ARCH_MPC8572) || defined(CONFIG_ARCH_P2020)
Kumar Gala95fd2f62008-01-16 01:13:58 -0600125#define LAW_TRGT_IF_PCIE_3 LAW_TRGT_IF_PCI
126#endif
Kumar Gala65e6c322009-03-19 02:32:23 -0500127#endif /* CONFIG_FSL_CORENET */
Kumar Gala95fd2f62008-01-16 01:13:58 -0600128
129struct law_entry {
130 int index;
131 phys_addr_t addr;
132 enum law_size size;
133 enum law_trgt_if trgt_id;
134};
135
136extern void set_law(u8 idx, phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Gala75639e02008-06-11 00:44:10 -0500137extern int set_next_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Galaa9abb002008-06-10 16:16:02 -0500138extern int set_last_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Gala61ed0532008-08-26 15:01:28 -0500139extern int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id);
Kumar Gala65e6c322009-03-19 02:32:23 -0500140extern struct law_entry find_law(phys_addr_t addr);
Kumar Gala95fd2f62008-01-16 01:13:58 -0600141extern void disable_law(u8 idx);
142extern void init_laws(void);
Becky Bruce2a15f752008-01-23 16:31:05 -0600143extern void print_laws(void);
Kumar Gala95fd2f62008-01-16 01:13:58 -0600144
145/* define in board code */
146extern struct law_entry law_table[];
147extern int num_law_entries;
148#endif