blob: e6c21176125b74ce95c08ce7d0c8f2b655f635cb [file] [log] [blame]
Marek Vasut0e8e9892021-04-26 22:04:11 +02001/* SPDX-License-Identifier: GPL-2.0
2 *
Marek Vasut3066a062017-09-15 21:13:55 +02003 * SuperH Pin Function Controller Support
4 *
5 * Copyright (c) 2008 Magnus Damm
Marek Vasut3066a062017-09-15 21:13:55 +02006 */
7
8#ifndef __SH_PFC_H
9#define __SH_PFC_H
10
11#include <linux/stringify.h>
12
13enum {
14 PINMUX_TYPE_NONE,
15 PINMUX_TYPE_FUNCTION,
16 PINMUX_TYPE_GPIO,
17 PINMUX_TYPE_OUTPUT,
18 PINMUX_TYPE_INPUT,
19};
20
Marek Vasut0e8e9892021-04-26 22:04:11 +020021#define SH_PFC_PIN_NONE U16_MAX
22
Marek Vasut3066a062017-09-15 21:13:55 +020023#define SH_PFC_PIN_CFG_INPUT (1 << 0)
24#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
25#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
26#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Marek Vasut0e8e9892021-04-26 22:04:11 +020027#define SH_PFC_PIN_CFG_PULL_UP_DOWN (SH_PFC_PIN_CFG_PULL_UP | \
28 SH_PFC_PIN_CFG_PULL_DOWN)
Marek Vasut0e8e9892021-04-26 22:04:11 +020029
Marek Vasutd393a2e2023-09-17 16:08:35 +020030#define SH_PFC_PIN_CFG_IO_VOLTAGE_MASK GENMASK(5, 4)
31#define SH_PFC_PIN_CFG_IO_VOLTAGE_18_25 (1 << 4)
32#define SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 (2 << 4)
33#define SH_PFC_PIN_CFG_IO_VOLTAGE_25_33 (3 << 4)
Marek Vasut0e8e9892021-04-26 22:04:11 +020034
Marek Vasutd393a2e2023-09-17 16:08:35 +020035#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 6)
Marek Vasut0e8e9892021-04-26 22:04:11 +020036
Marek Vasut3066a062017-09-15 21:13:55 +020037#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
38
39struct sh_pfc_pin {
Marek Vasut3066a062017-09-15 21:13:55 +020040 const char *name;
41 unsigned int configs;
Marek Vasut0e8e9892021-04-26 22:04:11 +020042 u16 pin;
43 u16 enum_id;
Marek Vasut3066a062017-09-15 21:13:55 +020044};
45
Marek Vasutd1bc9322023-01-26 21:01:35 +010046#define SH_PFC_PIN_GROUP_ALIAS(alias, _name) { \
47 .name = #alias, \
48 .pins = _name##_pins, \
49 .mux = _name##_mux, \
50 .nr_pins = ARRAY_SIZE(_name##_pins) + \
51 BUILD_BUG_ON_ZERO(sizeof(_name##_pins) != sizeof(_name##_mux)), \
52}
53#define SH_PFC_PIN_GROUP(name) SH_PFC_PIN_GROUP_ALIAS(name, name)
54
55/*
56 * Define a pin group referring to a subset of an array of pins.
57 */
58#define SH_PFC_PIN_GROUP_SUBSET(_name, data, first, n) { \
59 .name = #_name, \
60 .pins = data##_pins + first, \
61 .mux = data##_mux + first, \
62 .nr_pins = n + \
63 BUILD_BUG_ON_ZERO(first + n > ARRAY_SIZE(data##_pins)) + \
64 BUILD_BUG_ON_ZERO(first + n > ARRAY_SIZE(data##_mux)), \
65}
66
67/*
68 * Define a pin group for the data pins of a resizable bus.
69 * An optional 'suffix' argument is accepted, to be used when the same group
70 * can appear on a different set of pins.
71 */
72#define BUS_DATA_PIN_GROUP(base, n, ...) \
73 SH_PFC_PIN_GROUP_SUBSET(base##n##__VA_ARGS__, base##__VA_ARGS__, 0, n)
Marek Vasut3066a062017-09-15 21:13:55 +020074
75struct sh_pfc_pin_group {
76 const char *name;
77 const unsigned int *pins;
78 const unsigned int *mux;
79 unsigned int nr_pins;
80};
81
Marek Vasutd1bc9322023-01-26 21:01:35 +010082#define SH_PFC_FUNCTION(n) { \
83 .name = #n, \
84 .groups = n##_groups, \
85 .nr_groups = ARRAY_SIZE(n##_groups), \
86}
Marek Vasut3066a062017-09-15 21:13:55 +020087
88struct sh_pfc_function {
89 const char *name;
90 const char * const *groups;
91 unsigned int nr_groups;
92};
93
94struct pinmux_func {
95 u16 enum_id;
96 const char *name;
97};
98
99struct pinmux_cfg_reg {
100 u32 reg;
101 u8 reg_width, field_width;
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200102#ifdef DEBUG
103 u16 nr_enum_ids; /* for variable width regs only */
104#define SET_NR_ENUM_IDS(n) .nr_enum_ids = n,
105#else
106#define SET_NR_ENUM_IDS(n)
107#endif
Marek Vasut3066a062017-09-15 21:13:55 +0200108 const u16 *enum_ids;
Marek Vasutd1bc9322023-01-26 21:01:35 +0100109 const s8 *var_field_width;
Marek Vasut3066a062017-09-15 21:13:55 +0200110};
111
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200112#define GROUP(...) __VA_ARGS__
113
Marek Vasut3066a062017-09-15 21:13:55 +0200114/*
115 * Describe a config register consisting of several fields of the same width
116 * - name: Register name (unused, for documentation purposes only)
117 * - r: Physical register address
118 * - r_width: Width of the register (in bits)
119 * - f_width: Width of the fixed-width register fields (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200120 * - ids: For each register field (from left to right, i.e. MSB to LSB),
121 * 2^f_width enum IDs must be specified, one for each possible
122 * combination of the register field bit values, all wrapped using
123 * the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200124 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200125#define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \
126 .reg = r, .reg_width = r_width, \
127 .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \
128 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
Marek Vasutd1bc9322023-01-26 21:01:35 +0100129 (r_width / f_width) << f_width), \
130 .enum_ids = (const u16 [(r_width / f_width) << f_width]) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200131
132/*
133 * Describe a config register consisting of several fields of different widths
134 * - name: Register name (unused, for documentation purposes only)
135 * - r: Physical register address
136 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200137 * - f_widths: List of widths of the register fields (in bits), from left
138 * to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
Marek Vasutd1bc9322023-01-26 21:01:35 +0100139 * Reserved fields are indicated by negating the field width.
140 * - ids: For each non-reserved register field (from left to right, i.e. MSB
141 * to LSB), 2^f_widths[i] enum IDs must be specified, one for each
142 * possible combination of the register field bit values, all wrapped
143 * using the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200144 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200145#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \
146 .reg = r, .reg_width = r_width, \
Marek Vasutd1bc9322023-01-26 21:01:35 +0100147 .var_field_width = (const s8 []) { f_widths, 0 }, \
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200148 SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \
149 .enum_ids = (const u16 []) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200150
151struct pinmux_drive_reg_field {
152 u16 pin;
153 u8 offset;
154 u8 size;
155};
156
157struct pinmux_drive_reg {
158 u32 reg;
Marek Vasutd1bc9322023-01-26 21:01:35 +0100159 const struct pinmux_drive_reg_field fields[10];
Marek Vasut3066a062017-09-15 21:13:55 +0200160};
161
162#define PINMUX_DRIVE_REG(name, r) \
163 .reg = r, \
164 .fields =
165
Marek Vasutd1bc9322023-01-26 21:01:35 +0100166struct pinmux_bias_reg { /* At least one of puen/pud must exist */
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200167 u32 puen; /* Pull-enable or pull-up control register */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100168 u32 pud; /* Pull-up/down or pull-down control register */
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200169 const u16 pins[32];
170};
171
172#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
173 .puen = r1, \
174 .pud = r2, \
175 .pins =
176
177struct pinmux_ioctrl_reg {
178 u32 reg;
179};
180
Marek Vasut3066a062017-09-15 21:13:55 +0200181struct pinmux_data_reg {
182 u32 reg;
183 u8 reg_width;
184 const u16 *enum_ids;
185};
186
187/*
188 * Describe a data register
189 * - name: Register name (unused, for documentation purposes only)
190 * - r: Physical register address
191 * - r_width: Width of the register (in bits)
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200192 * - ids: For each register bit (from left to right, i.e. MSB to LSB), one
193 * enum ID must be specified, all wrapped using the GROUP() macro.
Marek Vasut3066a062017-09-15 21:13:55 +0200194 */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200195#define PINMUX_DATA_REG(name, r, r_width, ids) \
196 .reg = r, .reg_width = r_width + \
197 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
198 r_width), \
199 .enum_ids = (const u16 [r_width]) { ids }
Marek Vasut3066a062017-09-15 21:13:55 +0200200
201struct pinmux_irq {
202 const short *gpios;
203};
204
205/*
206 * Describe the mapping from GPIOs to a single IRQ
207 * - ids...: List of GPIOs that are mapped to the same IRQ
208 */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100209#define PINMUX_IRQ(ids...) { \
210 .gpios = (const short []) { ids, -1 } \
211}
Marek Vasut3066a062017-09-15 21:13:55 +0200212
213struct pinmux_range {
214 u16 begin;
215 u16 end;
216 u16 force;
217};
218
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200219struct sh_pfc_window {
220 phys_addr_t phys;
221 void __iomem *virt;
222 unsigned long size;
Marek Vasut3066a062017-09-15 21:13:55 +0200223};
224
225struct sh_pfc_pin_range;
226
227struct sh_pfc {
228 struct device *dev;
229 const struct sh_pfc_soc_info *info;
230
231 void *regs;
232
233 struct sh_pfc_pin_range *ranges;
234 unsigned int nr_ranges;
235
236 unsigned int nr_gpio_pins;
237
238 struct sh_pfc_chip *gpio;
239};
240
241struct sh_pfc_soc_operations {
242 int (*init)(struct sh_pfc *pfc);
243 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
244 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
245 unsigned int bias);
Marek Vasutd1bc9322023-01-26 21:01:35 +0100246 int (*pin_to_pocctrl)(unsigned int pin, u32 *pocctrl);
247 int (*pin_to_portcr)(unsigned int pin);
Marek Vasut3066a062017-09-15 21:13:55 +0200248};
249
250struct sh_pfc_soc_info {
251 const char *name;
252 const struct sh_pfc_soc_operations *ops;
253
254 struct pinmux_range input;
255 struct pinmux_range output;
256 struct pinmux_range function;
257
258 const struct sh_pfc_pin *pins;
259 unsigned int nr_pins;
260 const struct sh_pfc_pin_group *groups;
261 unsigned int nr_groups;
262 const struct sh_pfc_function *functions;
263 unsigned int nr_functions;
264
265 const struct pinmux_cfg_reg *cfg_regs;
266 const struct pinmux_drive_reg *drive_regs;
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200267 const struct pinmux_bias_reg *bias_regs;
268 const struct pinmux_ioctrl_reg *ioctrl_regs;
Marek Vasut3066a062017-09-15 21:13:55 +0200269 const struct pinmux_data_reg *data_regs;
270
271 const u16 *pinmux_data;
272 unsigned int pinmux_data_size;
273
Marek Vasut651d5a72021-04-27 22:03:38 +0200274 u32 unlock_reg; /* can be literal address or mask */
Marek Vasut3066a062017-09-15 21:13:55 +0200275};
276
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200277u32 sh_pfc_read(struct sh_pfc *pfc, u32 reg);
278void sh_pfc_write(struct sh_pfc *pfc, u32 reg, u32 data);
Marek Vasut3066a062017-09-15 21:13:55 +0200279
Marek Vasutd1bc9322023-01-26 21:01:35 +0100280extern const struct sh_pfc_soc_info emev2_pinmux_info;
281extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
282extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
283extern const struct sh_pfc_soc_info r8a7742_pinmux_info;
284extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
285extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
286extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
287extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
Adam Ford96980fb2020-06-30 09:30:09 -0500288extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
Biju Dasd1d78882020-10-28 10:34:21 +0000289extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
Lad Prabhakar53b88b92021-03-15 22:24:04 +0000290extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
Biju Das121bd002020-10-28 10:34:22 +0000291extern const struct sh_pfc_soc_info r8a774e1_pinmux_info;
Marek Vasutd1bc9322023-01-26 21:01:35 +0100292extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
293extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
Marek Vasutc40f2d62018-01-17 22:18:59 +0100294extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100295extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Marek Vasut1ef39302018-01-17 22:29:50 +0100296extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Marek Vasut06ef9e82018-01-17 17:14:45 +0100297extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
Marek Vasut4dd88d52018-01-17 22:33:59 +0100298extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
Marek Vasutd1bc9322023-01-26 21:01:35 +0100299extern const struct sh_pfc_soc_info r8a77951_pinmux_info;
300extern const struct sh_pfc_soc_info r8a77960_pinmux_info;
301extern const struct sh_pfc_soc_info r8a77961_pinmux_info;
Marek Vasut72269e02019-03-04 01:32:44 +0100302extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Marek Vasuta0e11e52017-10-09 20:57:29 +0200303extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Marek Vasuta6a7f482019-07-29 19:59:44 +0200304extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Marek Vasut68a77042018-04-26 13:09:20 +0200305extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Marek Vasut7d35e642017-10-08 20:57:37 +0200306extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Marek Vasut4dbc6532021-04-27 01:55:54 +0200307extern const struct sh_pfc_soc_info r8a779a0_pinmux_info;
LUU HOAI9b68f5d2023-02-28 22:34:40 +0100308extern const struct sh_pfc_soc_info r8a779f0_pinmux_info;
Hai Pham9a8aaa32023-02-28 22:37:03 +0100309extern const struct sh_pfc_soc_info r8a779g0_pinmux_info;
Marek Vasut88e81ec2019-03-04 22:39:51 +0100310
Marek Vasut3066a062017-09-15 21:13:55 +0200311/* -----------------------------------------------------------------------------
312 * Helper macros to create pin and port lists
313 */
314
315/*
316 * sh_pfc_soc_info pinmux_data array macros
317 */
318
319/*
320 * Describe generic pinmux data
321 * - data_or_mark: *_DATA or *_MARK enum ID
322 * - ids...: List of enum IDs to associate with data_or_mark
323 */
324#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
325
326/*
327 * Describe a pinmux configuration without GPIO function that needs
328 * configuration in a Peripheral Function Select Register (IPSR)
329 * - ipsr: IPSR field (unused, for documentation purposes only)
330 * - fn: Function name, referring to a field in the IPSR
331 */
332#define PINMUX_IPSR_NOGP(ipsr, fn) \
333 PINMUX_DATA(fn##_MARK, FN_##fn)
334
335/*
336 * Describe a pinmux configuration with GPIO function that needs configuration
337 * in both a Peripheral Function Select Register (IPSR) and in a
338 * GPIO/Peripheral Function Select Register (GPSR)
339 * - ipsr: IPSR field
340 * - fn: Function name, also referring to the IPSR field
341 */
342#define PINMUX_IPSR_GPSR(ipsr, fn) \
343 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
344
345/*
346 * Describe a pinmux configuration without GPIO function that needs
347 * configuration in a Peripheral Function Select Register (IPSR), and where the
348 * pinmux function has a representation in a Module Select Register (MOD_SEL).
349 * - ipsr: IPSR field (unused, for documentation purposes only)
350 * - fn: Function name, also referring to the IPSR field
351 * - msel: Module selector
352 */
353#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
354 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
355
356/*
357 * Describe a pinmux configuration with GPIO function where the pinmux function
358 * has no representation in a Peripheral Function Select Register (IPSR), but
359 * instead solely depends on a group selection.
360 * - gpsr: GPSR field
361 * - fn: Function name, also referring to the GPSR field
362 * - gsel: Group selector
363 */
364#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
365 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
366
367/*
368 * Describe a pinmux configuration with GPIO function that needs configuration
369 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
370 * Function Select Register (GPSR), and where the pinmux function has a
371 * representation in a Module Select Register (MOD_SEL).
372 * - ipsr: IPSR field
373 * - fn: Function name, also referring to the IPSR field
374 * - msel: Module selector
375 */
376#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
377 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
378
379/*
Marek Vasut88e81ec2019-03-04 22:39:51 +0100380 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
381 * an additional select register that controls physical multiplexing
382 * with another pin.
383 * - ipsr: IPSR field
384 * - fn: Function name, also referring to the IPSR field
385 * - psel: Physical multiplexing selector
386 * - msel: Module selector
387 */
388#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
389 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
390
391/*
392 * Describe a pinmux configuration in which a pin is physically multiplexed
393 * with other pins.
Marek Vasut0e8e9892021-04-26 22:04:11 +0200394 * - ipsr: IPSR field
Eugeniu Roscaf0066b02019-07-09 18:27:11 +0200395 * - fn: Function name
Marek Vasut88e81ec2019-03-04 22:39:51 +0100396 * - psel: Physical multiplexing selector
397 */
398#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200399 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
Marek Vasut88e81ec2019-03-04 22:39:51 +0100400
401/*
Marek Vasut3066a062017-09-15 21:13:55 +0200402 * Describe a pinmux configuration for a single-function pin with GPIO
403 * capability.
404 * - fn: Function name
405 */
406#define PINMUX_SINGLE(fn) \
407 PINMUX_DATA(fn##_MARK, FN_##fn)
408
409/*
410 * GP port style (32 ports banks)
411 */
412
413#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
414 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
415#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
416
Marek Vasut0e8e9892021-04-26 22:04:11 +0200417#define PORT_GP_CFG_2(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200418 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200419 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg)
420#define PORT_GP_2(bank, fn, sfx) PORT_GP_CFG_2(bank, fn, sfx, 0)
421
422#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
423 PORT_GP_CFG_2(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200424 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
425 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
426#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
427
Marek Vasuta0e11e52017-10-09 20:57:29 +0200428#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
429 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200430 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
431 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200432#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
433
Marek Vasutd1bc9322023-01-26 21:01:35 +0100434#define PORT_GP_CFG_7(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200435 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Marek Vasutd1bc9322023-01-26 21:01:35 +0100436 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg)
437#define PORT_GP_7(bank, fn, sfx) PORT_GP_CFG_7(bank, fn, sfx, 0)
438
439#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
440 PORT_GP_CFG_7(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200441 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
442#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
443
444#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
445 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
446 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
447#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
448
449#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
450 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
451 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
452#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
453
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900454#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200455 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100456 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
Takeshi Kihara3b0548a2018-03-07 15:26:12 +0900457#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
458
459#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
Marek Vasut88e81ec2019-03-04 22:39:51 +0100460 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200461 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
462#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
463
Marek Vasutd1bc9322023-01-26 21:01:35 +0100464#define PORT_GP_CFG_13(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200465 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
Marek Vasutd1bc9322023-01-26 21:01:35 +0100466 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg)
467#define PORT_GP_13(bank, fn, sfx) PORT_GP_CFG_13(bank, fn, sfx, 0)
468
469#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
470 PORT_GP_CFG_13(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200471 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
472#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
473
474#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
475 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
476 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
477#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
478
479#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
480 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
481 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
482#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
483
484#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
485 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
486 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
487#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
488
489#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
490 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
491 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
492#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
493
Marek Vasutd1bc9322023-01-26 21:01:35 +0100494#define PORT_GP_CFG_19(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200495 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
Marek Vasutd1bc9322023-01-26 21:01:35 +0100496 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg)
497#define PORT_GP_19(bank, fn, sfx) PORT_GP_CFG_19(bank, fn, sfx, 0)
498
499#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
500 PORT_GP_CFG_19(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200501 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
502#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
503
504#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
505 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
506 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
507#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
508
Marek Vasuta0e11e52017-10-09 20:57:29 +0200509#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200510 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
511 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
Marek Vasuta0e11e52017-10-09 20:57:29 +0200512#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
513
Marek Vasut3066a062017-09-15 21:13:55 +0200514#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200515 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200516 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
517#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
518
519#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
520 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
521 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
522#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
523
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200524#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200525 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Marek Vasuteb13e0f2018-06-10 16:05:48 +0200526 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
527#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
528
529#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
530 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200531 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
532#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
533
Marek Vasut0e8e9892021-04-26 22:04:11 +0200534#define PORT_GP_CFG_27(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200535 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200536 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
537#define PORT_GP_27(bank, fn, sfx) PORT_GP_CFG_27(bank, fn, sfx, 0)
538
539#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
540 PORT_GP_CFG_27(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200541 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
542#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
543
544#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
545 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
546 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
547#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
548
549#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
550 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
551 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
552#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
553
Marek Vasut0e8e9892021-04-26 22:04:11 +0200554#define PORT_GP_CFG_31(bank, fn, sfx, cfg) \
Marek Vasut3066a062017-09-15 21:13:55 +0200555 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
Marek Vasut0e8e9892021-04-26 22:04:11 +0200556 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg)
557#define PORT_GP_31(bank, fn, sfx) PORT_GP_CFG_31(bank, fn, sfx, 0)
558
559#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
560 PORT_GP_CFG_31(bank, fn, sfx, cfg), \
Marek Vasut3066a062017-09-15 21:13:55 +0200561 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
562#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
563
564#define PORT_GP_32_REV(bank, fn, sfx) \
565 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
566 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
567 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
568 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
569 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
570 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
571 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
572 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
573 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
574 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
575 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
576 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
577 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
578 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
579 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
580 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
581
582/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
583#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Marek Vasut0e8e9892021-04-26 22:04:11 +0200584#define GP_ALL(str) CPU_ALL_GP(_GP_ALL, str)
Marek Vasut3066a062017-09-15 21:13:55 +0200585
586/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100587#define _GP_GPIO(bank, _pin, _name, sfx, cfg) { \
588 .pin = (bank * 32) + _pin, \
589 .name = __stringify(_name), \
590 .enum_id = _name##_DATA, \
591 .configs = cfg, \
592}
Marek Vasut0e8e9892021-04-26 22:04:11 +0200593#define PINMUX_GPIO_GP_ALL() CPU_ALL_GP(_GP_GPIO, unused)
Marek Vasut3066a062017-09-15 21:13:55 +0200594
595/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
596#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Marek Vasut0e8e9892021-04-26 22:04:11 +0200597#define PINMUX_DATA_GP_ALL() CPU_ALL_GP(_GP_DATA, unused)
Marek Vasut3066a062017-09-15 21:13:55 +0200598
599/*
Marek Vasut0e8e9892021-04-26 22:04:11 +0200600 * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
601 *
602 * The largest GP pin index is obtained by taking the size of a union,
603 * containing one array per GP pin, sized by the corresponding pin index.
604 * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
605 * while the members of a union must be terminated by semicolons, the commas
606 * are absorbed by wrapping them inside dummy attributes.
607 */
608#define _GP_ENTRY(bank, pin, name, sfx, cfg) \
609 deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
610#define GP_ASSIGN_LAST() \
611 GP_LAST = sizeof(union { \
612 char dummy[0] __attribute__((deprecated, \
613 CPU_ALL_GP(_GP_ENTRY, unused), \
614 deprecated)); \
615 })
616
617/*
Marek Vasut3066a062017-09-15 21:13:55 +0200618 * PORT style (linear pin space)
619 */
620
621#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
622
623#define PORT_10(pn, fn, pfx, sfx) \
624 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
625 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
626 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
627 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
628 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
629
630#define PORT_90(pn, fn, pfx, sfx) \
631 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
632 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
633 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
634 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
635 PORT_10(pn+90, fn, pfx##9, sfx)
636
637/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
638#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
639#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
640
641/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
642#define PINMUX_GPIO(_pin) \
643 [GPIO_##_pin] = { \
644 .pin = (u16)-1, \
645 .name = __stringify(GPIO_##_pin), \
646 .enum_id = _pin##_DATA, \
647 }
648
649/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100650#define SH_PFC_PIN_CFG(_pin, cfgs) { \
651 .pin = _pin, \
652 .name = __stringify(PORT##_pin), \
653 .enum_id = PORT##_pin##_DATA, \
654 .configs = cfgs, \
655}
Marek Vasut3066a062017-09-15 21:13:55 +0200656
Marek Vasut3066a062017-09-15 21:13:55 +0200657/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
658 * PORT_name_OUT, PORT_name_IN marks
659 */
660#define _PORT_DATA(pn, pfx, sfx) \
661 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
662 PORT##pfx##_OUT, PORT##pfx##_IN)
663#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
664
Marek Vasut0e8e9892021-04-26 22:04:11 +0200665/*
666 * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
667 *
668 * The largest PORT pin index is obtained by taking the size of a union,
669 * containing one array per PORT pin, sized by the corresponding pin index.
670 * As the fields in the CPU_ALL_PORT() macro definition are separated by
671 * commas, while the members of a union must be terminated by semicolons, the
672 * commas are absorbed by wrapping them inside dummy attributes.
673 */
674#define _PORT_ENTRY(pn, pfx, sfx) \
675 deprecated)); char pfx[pn] __attribute__((deprecated
676#define PORT_ASSIGN_LAST() \
677 PORT_LAST = sizeof(union { \
678 char dummy[0] __attribute__((deprecated, \
679 CPU_ALL_PORT(_PORT_ENTRY, PORT, unused), \
680 deprecated)); \
681 })
682
Marek Vasut3066a062017-09-15 21:13:55 +0200683/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
684#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
685 [gpio - (base)] = { \
686 .name = __stringify(gpio), \
687 .enum_id = data_or_mark, \
688 }
689#define GPIO_FN(str) \
690 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
691
692/*
Marek Vasut0e8e9892021-04-26 22:04:11 +0200693 * Pins not associated with a GPIO port
694 */
695
696#define PIN_NOGP_CFG(pin, name, fn, cfg) fn(pin, name, cfg)
697#define PIN_NOGP(pin, name, fn) fn(pin, name, 0)
698
699/* NOGP_ALL - Expand to a list of PIN_id */
700#define _NOGP_ALL(pin, name, cfg) PIN_##pin
701#define NOGP_ALL() CPU_ALL_NOGP(_NOGP_ALL)
702
703/* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100704#define _NOGP_PINMUX(_pin, _name, cfg) { \
705 .pin = PIN_##_pin, \
706 .name = "PIN_" _name, \
707 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfg, \
708}
Marek Vasut0e8e9892021-04-26 22:04:11 +0200709#define PINMUX_NOGP_ALL() CPU_ALL_NOGP(_NOGP_PINMUX)
710
711/*
Marek Vasut3066a062017-09-15 21:13:55 +0200712 * PORTnCR helper macro for SH-Mobile/R-Mobile
713 */
Marek Vasutd1bc9322023-01-26 21:01:35 +0100714#define PORTCR(nr, reg) { \
715 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, GROUP(-2, 2, -1, 3), \
716 GROUP( \
717 /* PULMD[1:0], handled by .set_bias() */ \
718 /* IE and OE */ \
719 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
720 /* SEC, not supported */ \
721 /* PTMD[2:0] */ \
722 PORT##nr##_FN0, PORT##nr##_FN1, \
723 PORT##nr##_FN2, PORT##nr##_FN3, \
724 PORT##nr##_FN4, PORT##nr##_FN5, \
725 PORT##nr##_FN6, PORT##nr##_FN7 \
726 )) \
727}
Marek Vasut3066a062017-09-15 21:13:55 +0200728
729/*
730 * GPIO number helper macro for R-Car
731 */
732#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
733
Marek Vasutd1bc9322023-01-26 21:01:35 +0100734/*
735 * Bias helpers
736 */
737const struct pinmux_bias_reg *
738rcar_pin_to_bias_reg(const struct sh_pfc_soc_info *info, unsigned int pin,
739 unsigned int *bit);
740unsigned int rcar_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin);
741void rcar_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
742 unsigned int bias);
743
Marek Vasut3066a062017-09-15 21:13:55 +0200744#endif /* __SH_PFC_H */