blob: faf7d07a03308c5c7badba97171dea62c500c69a [file] [log] [blame]
Chandan Nath7d744102011-10-14 02:58:26 +00001/*
2 * board.c
3 *
4 * Common board functions for AM33XX based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00009 */
10
11#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060012#include <dm.h>
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +053013#include <debug_uart.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070014#include <errno.h>
Simon Glassccc03a72014-10-22 21:37:11 -060015#include <ns16550.h>
Tom Rini28591df2012-08-13 12:03:19 -070016#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000017#include <asm/arch/cpu.h>
18#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000019#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000020#include <asm/arch/ddr_defs.h>
21#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000022#include <asm/arch/gpio.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000023#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000024#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070025#include <asm/arch/sys_proto.h>
Chandan Nath7d744102011-10-14 02:58:26 +000026#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070027#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070028#include <asm/gpio.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070029#include <i2c.h>
30#include <miiphy.h>
31#include <cpsw.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090032#include <linux/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040033#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000034#include <linux/usb/ch9.h>
35#include <linux/usb/gadget.h>
36#include <linux/usb/musb.h>
37#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040038#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000039
40DECLARE_GLOBAL_DATA_PTR;
41
Tom Rinifbb25522017-05-16 14:46:35 -040042int dram_init(void)
43{
44#ifndef CONFIG_SKIP_LOWLEVEL_INIT
45 sdram_init();
46#endif
47
48 /* dram_init must store complete ramsize in gd->ram_size */
49 gd->ram_size = get_ram_size(
50 (void *)CONFIG_SYS_SDRAM_BASE,
51 CONFIG_MAX_RAM_BANK_SIZE);
52 return 0;
53}
54
55int dram_init_banksize(void)
56{
57 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
58 gd->bd->bi_dram[0].size = gd->ram_size;
59
60 return 0;
61}
62
Tom Rini18dc02e2015-12-06 11:09:59 -050063#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassccc03a72014-10-22 21:37:11 -060064static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010065 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
66 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040067# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher06f108e2017-01-18 08:05:49 +010068 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
69 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040070# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher06f108e2017-01-18 08:05:49 +010071 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
72 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
73 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
74 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
75 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
76 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
77 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
78 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glassccc03a72014-10-22 21:37:11 -060079# endif
Tom Rini5ba15962015-07-31 19:55:08 -040080# endif
Simon Glassccc03a72014-10-22 21:37:11 -060081};
82
83U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -050084 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -060085# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -050086 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -060087# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -050088 { "ns16550_serial", &am33xx_serial[2] },
89 { "ns16550_serial", &am33xx_serial[3] },
90 { "ns16550_serial", &am33xx_serial[4] },
91 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -060092# endif
93# endif
94};
Tom Rini937fd032016-01-05 12:17:15 -050095
96#ifdef CONFIG_DM_GPIO
97static const struct omap_gpio_platdata am33xx_gpio[] = {
98 { 0, AM33XX_GPIO0_BASE },
99 { 1, AM33XX_GPIO1_BASE },
100 { 2, AM33XX_GPIO2_BASE },
101 { 3, AM33XX_GPIO3_BASE },
102#ifdef CONFIG_AM43XX
103 { 4, AM33XX_GPIO4_BASE },
104 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -0400105#endif
Tom Rini937fd032016-01-05 12:17:15 -0500106};
Simon Glassccc03a72014-10-22 21:37:11 -0600107
Tom Rini937fd032016-01-05 12:17:15 -0500108U_BOOT_DEVICES(am33xx_gpios) = {
109 { "gpio_omap", &am33xx_gpio[0] },
110 { "gpio_omap", &am33xx_gpio[1] },
111 { "gpio_omap", &am33xx_gpio[2] },
112 { "gpio_omap", &am33xx_gpio[3] },
113#ifdef CONFIG_AM43XX
114 { "gpio_omap", &am33xx_gpio[4] },
115 { "gpio_omap", &am33xx_gpio[5] },
116#endif
117};
118#endif
119#endif
Simon Glass91d03902014-10-22 21:37:10 -0600120
Tom Rini5ba15962015-07-31 19:55:08 -0400121#ifndef CONFIG_DM_GPIO
Dave Gerlach00822ca2014-02-10 11:41:49 -0500122static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -0400123 { (void *)AM33XX_GPIO0_BASE },
124 { (void *)AM33XX_GPIO1_BASE },
125 { (void *)AM33XX_GPIO2_BASE },
126 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500127#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400128 { (void *)AM33XX_GPIO4_BASE },
129 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500130#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000131};
132
133const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600134#endif
135
Jean-Jacques Hiblote0e319a2017-02-01 11:39:14 +0100136#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000137int cpu_mmc_init(bd_t *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000138{
Tom Rini0dc71d12012-08-08 10:31:08 -0700139 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000140
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000141 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700142 if (ret)
143 return ret;
144
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000145 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000146}
147#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000148
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000149/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200150#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N62781062016-11-17 14:38:07 +0530151 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
152 (!defined(CONFIG_DM_USB))
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000153static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
154
155/* USB 2.0 PHY Control */
156#define CM_PHY_PWRDN (1 << 0)
157#define CM_PHY_OTG_PWRDN (1 << 1)
158#define OTGVDET_EN (1 << 19)
159#define OTGSESSENDEN (1 << 20)
160
161static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
162{
163 if (on) {
164 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
165 OTGVDET_EN | OTGSESSENDEN);
166 } else {
167 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
168 }
169}
170
171static struct musb_hdrc_config musb_config = {
172 .multipoint = 1,
173 .dyn_fifo = 1,
174 .num_eps = 16,
175 .ram_bits = 12,
176};
177
178#ifdef CONFIG_AM335X_USB0
Mugunthan V N9224f612016-11-17 14:38:10 +0530179static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000180{
181 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
182}
183
184struct omap_musb_board_data otg0_board_data = {
185 .set_phy_power = am33xx_otg0_set_phy_power,
186};
187
188static struct musb_hdrc_platform_data otg0_plat = {
189 .mode = CONFIG_AM335X_USB0_MODE,
190 .config = &musb_config,
191 .power = 50,
192 .platform_ops = &musb_dsps_ops,
193 .board_data = &otg0_board_data,
194};
195#endif
196
197#ifdef CONFIG_AM335X_USB1
Mugunthan V N9224f612016-11-17 14:38:10 +0530198static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000199{
200 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
201}
202
203struct omap_musb_board_data otg1_board_data = {
204 .set_phy_power = am33xx_otg1_set_phy_power,
205};
206
207static struct musb_hdrc_platform_data otg1_plat = {
208 .mode = CONFIG_AM335X_USB1_MODE,
209 .config = &musb_config,
210 .power = 50,
211 .platform_ops = &musb_dsps_ops,
212 .board_data = &otg1_board_data,
213};
214#endif
215#endif
216
217int arch_misc_init(void)
218{
Mugunthan V N62781062016-11-17 14:38:07 +0530219#ifndef CONFIG_DM_USB
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000220#ifdef CONFIG_AM335X_USB0
221 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000222 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000223#endif
224#ifdef CONFIG_AM335X_USB1
225 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000226 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000227#endif
Mugunthan V N4b1d29a2016-11-17 14:38:09 +0530228#else
229 struct udevice *dev;
230 int ret;
231
232 ret = uclass_first_device(UCLASS_MISC, &dev);
233 if (ret || !dev)
234 return ret;
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530235
236#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
237 ret = usb_ether_init();
238 if (ret) {
239 error("USB ether init failed\n");
240 return ret;
241 }
242#endif
Mugunthan V N62781062016-11-17 14:38:07 +0530243#endif
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000244 return 0;
245}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200246
Tom Rini8de09df2014-04-09 08:25:57 -0400247#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tom Riniac8fdf92013-08-30 16:28:44 -0400248/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400249 * In the case of non-SPL based booting we'll want to call these
250 * functions a tiny bit later as it will require gd to be set and cleared
251 * and that's not true in s_init in this case so we cannot do it there.
252 */
253int board_early_init_f(void)
254{
255 prcm_init();
256 set_mux_conf_regs();
257
258 return 0;
259}
260
261/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400262 * This function is the place to do per-board things such as ramp up the
263 * MPU clock frequency.
264 */
265__weak void am33xx_spl_board_init(void)
266{
267}
268
Heiko Schocher2233e462013-11-04 14:05:00 +0100269#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530270static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200271{
Tom Rini56424eb2013-08-28 09:00:28 -0400272 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200273
274 /*
275 * Unlock the RTC's registers. For more details please see the
276 * RTC_SS section of the TRM. In order to unlock we need to
277 * write these specific values (keys) in this order.
278 */
Tom Rini56424eb2013-08-28 09:00:28 -0400279 writel(RTC_KICK0R_WE, &rtc->kick0r);
280 writel(RTC_KICK1R_WE, &rtc->kick1r);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200281
282 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
283 writel((1 << 3) | (1 << 6), &rtc->osc);
284}
Heiko Schocher2233e462013-11-04 14:05:00 +0100285#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200286
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530287static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200288{
289 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
290 u32 regval;
291
292 regval = readl(&uart_base->uartsyscfg);
293 regval |= UART_RESET;
294 writel(regval, &uart_base->uartsyscfg);
295 while ((readl(&uart_base->uartsyssts) &
296 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
297 ;
298
299 /* Disable smart idle */
300 regval = readl(&uart_base->uartsyscfg);
301 regval |= UART_SMART_IDLE_EN;
302 writel(regval, &uart_base->uartsyscfg);
303}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530304
305static void watchdog_disable(void)
306{
307 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
308
309 writel(0xAAAA, &wdtimer->wdtwspr);
310 while (readl(&wdtimer->wdtwwps) != 0x0)
311 ;
312 writel(0x5555, &wdtimer->wdtwspr);
313 while (readl(&wdtimer->wdtwwps) != 0x0)
314 ;
315}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530316
Lokesh Vutlab5056182016-10-14 10:35:23 +0530317void s_init(void)
Simon Glass0c078ea2015-03-03 08:03:02 -0700318{
Simon Glass0c078ea2015-03-03 08:03:02 -0700319}
Simon Glass0c078ea2015-03-03 08:03:02 -0700320
Lokesh Vutlab5056182016-10-14 10:35:23 +0530321void early_system_init(void)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530322{
323 /*
324 * The ROM will only have set up sufficient pinmux to allow for the
325 * first 4KiB NOR to be read, we must finish doing what we know of
326 * the NOR mux in this space in order to continue.
327 */
328#ifdef CONFIG_NOR_BOOT
329 enable_norboot_pin_mux();
330#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530331 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530332 set_uart_mux_conf();
Lokesh Vutlad33266b2016-10-14 10:35:24 +0530333 setup_early_clocks();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530334 uart_soft_reset();
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +0530335#ifdef CONFIG_DEBUG_UART_OMAP
336 debug_uart_init();
337#endif
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +0530338#ifdef CONFIG_TI_I2C_BOARD_DETECT
339 do_board_detect();
340#endif
Heiko Schocher2233e462013-11-04 14:05:00 +0100341#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530342 /* Enable RTC32K clock */
343 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100344#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530345}
Lokesh Vutlab5056182016-10-14 10:35:23 +0530346
347#ifdef CONFIG_SPL_BUILD
348void board_init_f(ulong dummy)
349{
350 early_system_init();
351 board_early_init_f();
352 sdram_init();
Lokesh Vutlabed46ef2017-04-18 17:27:24 +0530353 /* dram_init must store complete ramsize in gd->ram_size */
354 gd->ram_size = get_ram_size(
355 (void *)CONFIG_SYS_SDRAM_BASE,
356 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlab5056182016-10-14 10:35:23 +0530357}
Tom Rini35c616c2014-03-05 14:57:47 -0500358#endif
Lokesh Vutlab5056182016-10-14 10:35:23 +0530359
360#endif
361
362int arch_cpu_init_dm(void)
363{
364#ifndef CONFIG_SKIP_LOWLEVEL_INIT
365 early_system_init();
366#endif
367 return 0;
368}