Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 1 | /* |
| 2 | * board.c |
| 3 | * |
| 4 | * Common board functions for AM33XX based boards |
| 5 | * |
| 6 | * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/ |
| 7 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <common.h> |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 12 | #include <dm.h> |
Lokesh Vutla | 1d3bfcd | 2017-05-05 13:45:28 +0530 | [diff] [blame] | 13 | #include <debug_uart.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 14 | #include <errno.h> |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 15 | #include <ns16550.h> |
Tom Rini | 28591df | 2012-08-13 12:03:19 -0700 | [diff] [blame] | 16 | #include <spl.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 17 | #include <asm/arch/cpu.h> |
| 18 | #include <asm/arch/hardware.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 19 | #include <asm/arch/omap.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 20 | #include <asm/arch/ddr_defs.h> |
| 21 | #include <asm/arch/clock.h> |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 22 | #include <asm/arch/gpio.h> |
Ilya Yanok | 2ebbb86 | 2012-11-06 13:06:30 +0000 | [diff] [blame] | 23 | #include <asm/arch/mem.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 24 | #include <asm/arch/mmc_host_def.h> |
Tom Rini | 7a24772 | 2012-07-31 10:50:01 -0700 | [diff] [blame] | 25 | #include <asm/arch/sys_proto.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 26 | #include <asm/io.h> |
Tom Rini | 3fd4456 | 2012-07-03 08:51:34 -0700 | [diff] [blame] | 27 | #include <asm/emif.h> |
Tom Rini | 4b30240 | 2012-07-31 08:55:01 -0700 | [diff] [blame] | 28 | #include <asm/gpio.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 29 | #include <i2c.h> |
| 30 | #include <miiphy.h> |
| 31 | #include <cpsw.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 32 | #include <linux/errno.h> |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 33 | #include <linux/compiler.h> |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 34 | #include <linux/usb/ch9.h> |
| 35 | #include <linux/usb/gadget.h> |
| 36 | #include <linux/usb/musb.h> |
| 37 | #include <asm/omap_musb.h> |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 38 | #include <asm/davinci_rtc.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 39 | |
| 40 | DECLARE_GLOBAL_DATA_PTR; |
| 41 | |
Tom Rini | fbb2552 | 2017-05-16 14:46:35 -0400 | [diff] [blame] | 42 | int dram_init(void) |
| 43 | { |
| 44 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 45 | sdram_init(); |
| 46 | #endif |
| 47 | |
| 48 | /* dram_init must store complete ramsize in gd->ram_size */ |
| 49 | gd->ram_size = get_ram_size( |
| 50 | (void *)CONFIG_SYS_SDRAM_BASE, |
| 51 | CONFIG_MAX_RAM_BANK_SIZE); |
| 52 | return 0; |
| 53 | } |
| 54 | |
| 55 | int dram_init_banksize(void) |
| 56 | { |
| 57 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
| 58 | gd->bd->bi_dram[0].size = gd->ram_size; |
| 59 | |
| 60 | return 0; |
| 61 | } |
| 62 | |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 63 | #if !CONFIG_IS_ENABLED(OF_CONTROL) |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 64 | static const struct ns16550_platdata am33xx_serial[] = { |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 65 | { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2, |
| 66 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 67 | # ifdef CONFIG_SYS_NS16550_COM2 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 68 | { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2, |
| 69 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 70 | # ifdef CONFIG_SYS_NS16550_COM3 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 71 | { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2, |
| 72 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 73 | { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2, |
| 74 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 75 | { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2, |
| 76 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 77 | { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2, |
| 78 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 79 | # endif |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 80 | # endif |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 81 | }; |
| 82 | |
| 83 | U_BOOT_DEVICES(am33xx_uarts) = { |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 84 | { "ns16550_serial", &am33xx_serial[0] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 85 | # ifdef CONFIG_SYS_NS16550_COM2 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 86 | { "ns16550_serial", &am33xx_serial[1] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 87 | # ifdef CONFIG_SYS_NS16550_COM3 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 88 | { "ns16550_serial", &am33xx_serial[2] }, |
| 89 | { "ns16550_serial", &am33xx_serial[3] }, |
| 90 | { "ns16550_serial", &am33xx_serial[4] }, |
| 91 | { "ns16550_serial", &am33xx_serial[5] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 92 | # endif |
| 93 | # endif |
| 94 | }; |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 95 | |
| 96 | #ifdef CONFIG_DM_GPIO |
| 97 | static const struct omap_gpio_platdata am33xx_gpio[] = { |
| 98 | { 0, AM33XX_GPIO0_BASE }, |
| 99 | { 1, AM33XX_GPIO1_BASE }, |
| 100 | { 2, AM33XX_GPIO2_BASE }, |
| 101 | { 3, AM33XX_GPIO3_BASE }, |
| 102 | #ifdef CONFIG_AM43XX |
| 103 | { 4, AM33XX_GPIO4_BASE }, |
| 104 | { 5, AM33XX_GPIO5_BASE }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 105 | #endif |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 106 | }; |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 107 | |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 108 | U_BOOT_DEVICES(am33xx_gpios) = { |
| 109 | { "gpio_omap", &am33xx_gpio[0] }, |
| 110 | { "gpio_omap", &am33xx_gpio[1] }, |
| 111 | { "gpio_omap", &am33xx_gpio[2] }, |
| 112 | { "gpio_omap", &am33xx_gpio[3] }, |
| 113 | #ifdef CONFIG_AM43XX |
| 114 | { "gpio_omap", &am33xx_gpio[4] }, |
| 115 | { "gpio_omap", &am33xx_gpio[5] }, |
| 116 | #endif |
| 117 | }; |
| 118 | #endif |
| 119 | #endif |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 120 | |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 121 | #ifndef CONFIG_DM_GPIO |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 122 | static const struct gpio_bank gpio_bank_am33xx[] = { |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 123 | { (void *)AM33XX_GPIO0_BASE }, |
| 124 | { (void *)AM33XX_GPIO1_BASE }, |
| 125 | { (void *)AM33XX_GPIO2_BASE }, |
| 126 | { (void *)AM33XX_GPIO3_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 127 | #ifdef CONFIG_AM43XX |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 128 | { (void *)AM33XX_GPIO4_BASE }, |
| 129 | { (void *)AM33XX_GPIO5_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 130 | #endif |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 131 | }; |
| 132 | |
| 133 | const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx; |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 134 | #endif |
| 135 | |
Jean-Jacques Hiblot | e0e319a | 2017-02-01 11:39:14 +0100 | [diff] [blame] | 136 | #if defined(CONFIG_MMC_OMAP_HS) |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 137 | int cpu_mmc_init(bd_t *bis) |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 138 | { |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 139 | int ret; |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 140 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 141 | ret = omap_mmc_init(0, 0, 0, -1, -1); |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 142 | if (ret) |
| 143 | return ret; |
| 144 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 145 | return omap_mmc_init(1, 0, 0, -1, -1); |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 146 | } |
| 147 | #endif |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 148 | |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 149 | /* AM33XX has two MUSB controllers which can be host or gadget */ |
Paul Kocialkowski | f34dfcb | 2015-08-04 17:04:06 +0200 | [diff] [blame] | 150 | #if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \ |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 151 | (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \ |
| 152 | (!defined(CONFIG_DM_USB)) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 153 | static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE; |
| 154 | |
| 155 | /* USB 2.0 PHY Control */ |
| 156 | #define CM_PHY_PWRDN (1 << 0) |
| 157 | #define CM_PHY_OTG_PWRDN (1 << 1) |
| 158 | #define OTGVDET_EN (1 << 19) |
| 159 | #define OTGSESSENDEN (1 << 20) |
| 160 | |
| 161 | static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr) |
| 162 | { |
| 163 | if (on) { |
| 164 | clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN, |
| 165 | OTGVDET_EN | OTGSESSENDEN); |
| 166 | } else { |
| 167 | clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN); |
| 168 | } |
| 169 | } |
| 170 | |
| 171 | static struct musb_hdrc_config musb_config = { |
| 172 | .multipoint = 1, |
| 173 | .dyn_fifo = 1, |
| 174 | .num_eps = 16, |
| 175 | .ram_bits = 12, |
| 176 | }; |
| 177 | |
| 178 | #ifdef CONFIG_AM335X_USB0 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 179 | static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 180 | { |
| 181 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0); |
| 182 | } |
| 183 | |
| 184 | struct omap_musb_board_data otg0_board_data = { |
| 185 | .set_phy_power = am33xx_otg0_set_phy_power, |
| 186 | }; |
| 187 | |
| 188 | static struct musb_hdrc_platform_data otg0_plat = { |
| 189 | .mode = CONFIG_AM335X_USB0_MODE, |
| 190 | .config = &musb_config, |
| 191 | .power = 50, |
| 192 | .platform_ops = &musb_dsps_ops, |
| 193 | .board_data = &otg0_board_data, |
| 194 | }; |
| 195 | #endif |
| 196 | |
| 197 | #ifdef CONFIG_AM335X_USB1 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 198 | static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 199 | { |
| 200 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1); |
| 201 | } |
| 202 | |
| 203 | struct omap_musb_board_data otg1_board_data = { |
| 204 | .set_phy_power = am33xx_otg1_set_phy_power, |
| 205 | }; |
| 206 | |
| 207 | static struct musb_hdrc_platform_data otg1_plat = { |
| 208 | .mode = CONFIG_AM335X_USB1_MODE, |
| 209 | .config = &musb_config, |
| 210 | .power = 50, |
| 211 | .platform_ops = &musb_dsps_ops, |
| 212 | .board_data = &otg1_board_data, |
| 213 | }; |
| 214 | #endif |
| 215 | #endif |
| 216 | |
| 217 | int arch_misc_init(void) |
| 218 | { |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 219 | #ifndef CONFIG_DM_USB |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 220 | #ifdef CONFIG_AM335X_USB0 |
| 221 | musb_register(&otg0_plat, &otg0_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 222 | (void *)USB0_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 223 | #endif |
| 224 | #ifdef CONFIG_AM335X_USB1 |
| 225 | musb_register(&otg1_plat, &otg1_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 226 | (void *)USB1_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 227 | #endif |
Mugunthan V N | 4b1d29a | 2016-11-17 14:38:09 +0530 | [diff] [blame] | 228 | #else |
| 229 | struct udevice *dev; |
| 230 | int ret; |
| 231 | |
| 232 | ret = uclass_first_device(UCLASS_MISC, &dev); |
| 233 | if (ret || !dev) |
| 234 | return ret; |
Mugunthan V N | 6ad84ba | 2016-11-17 14:38:13 +0530 | [diff] [blame] | 235 | |
| 236 | #if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER) |
| 237 | ret = usb_ether_init(); |
| 238 | if (ret) { |
| 239 | error("USB ether init failed\n"); |
| 240 | return ret; |
| 241 | } |
| 242 | #endif |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 243 | #endif |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 244 | return 0; |
| 245 | } |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 246 | |
Tom Rini | 8de09df | 2014-04-09 08:25:57 -0400 | [diff] [blame] | 247 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 248 | /* |
Tom Rini | 9fec9ae | 2014-05-21 12:57:22 -0400 | [diff] [blame] | 249 | * In the case of non-SPL based booting we'll want to call these |
| 250 | * functions a tiny bit later as it will require gd to be set and cleared |
| 251 | * and that's not true in s_init in this case so we cannot do it there. |
| 252 | */ |
| 253 | int board_early_init_f(void) |
| 254 | { |
| 255 | prcm_init(); |
| 256 | set_mux_conf_regs(); |
| 257 | |
| 258 | return 0; |
| 259 | } |
| 260 | |
| 261 | /* |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 262 | * This function is the place to do per-board things such as ramp up the |
| 263 | * MPU clock frequency. |
| 264 | */ |
| 265 | __weak void am33xx_spl_board_init(void) |
| 266 | { |
| 267 | } |
| 268 | |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 269 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 270 | static void rtc32k_enable(void) |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 271 | { |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 272 | struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE; |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 273 | |
| 274 | /* |
| 275 | * Unlock the RTC's registers. For more details please see the |
| 276 | * RTC_SS section of the TRM. In order to unlock we need to |
| 277 | * write these specific values (keys) in this order. |
| 278 | */ |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 279 | writel(RTC_KICK0R_WE, &rtc->kick0r); |
| 280 | writel(RTC_KICK1R_WE, &rtc->kick1r); |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 281 | |
| 282 | /* Enable the RTC 32K OSC by setting bits 3 and 6. */ |
| 283 | writel((1 << 3) | (1 << 6), &rtc->osc); |
| 284 | } |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 285 | #endif |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 286 | |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 287 | static void uart_soft_reset(void) |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 288 | { |
| 289 | struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE; |
| 290 | u32 regval; |
| 291 | |
| 292 | regval = readl(&uart_base->uartsyscfg); |
| 293 | regval |= UART_RESET; |
| 294 | writel(regval, &uart_base->uartsyscfg); |
| 295 | while ((readl(&uart_base->uartsyssts) & |
| 296 | UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK) |
| 297 | ; |
| 298 | |
| 299 | /* Disable smart idle */ |
| 300 | regval = readl(&uart_base->uartsyscfg); |
| 301 | regval |= UART_SMART_IDLE_EN; |
| 302 | writel(regval, &uart_base->uartsyscfg); |
| 303 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 304 | |
| 305 | static void watchdog_disable(void) |
| 306 | { |
| 307 | struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE; |
| 308 | |
| 309 | writel(0xAAAA, &wdtimer->wdtwspr); |
| 310 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 311 | ; |
| 312 | writel(0x5555, &wdtimer->wdtwspr); |
| 313 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 314 | ; |
| 315 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 316 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 317 | void s_init(void) |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 318 | { |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 319 | } |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 320 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 321 | void early_system_init(void) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 322 | { |
| 323 | /* |
| 324 | * The ROM will only have set up sufficient pinmux to allow for the |
| 325 | * first 4KiB NOR to be read, we must finish doing what we know of |
| 326 | * the NOR mux in this space in order to continue. |
| 327 | */ |
| 328 | #ifdef CONFIG_NOR_BOOT |
| 329 | enable_norboot_pin_mux(); |
| 330 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 331 | watchdog_disable(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 332 | set_uart_mux_conf(); |
Lokesh Vutla | d33266b | 2016-10-14 10:35:24 +0530 | [diff] [blame] | 333 | setup_early_clocks(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 334 | uart_soft_reset(); |
Lokesh Vutla | 1d3bfcd | 2017-05-05 13:45:28 +0530 | [diff] [blame] | 335 | #ifdef CONFIG_DEBUG_UART_OMAP |
| 336 | debug_uart_init(); |
| 337 | #endif |
Lokesh Vutla | 93e0f5b | 2016-10-14 10:35:25 +0530 | [diff] [blame] | 338 | #ifdef CONFIG_TI_I2C_BOARD_DETECT |
| 339 | do_board_detect(); |
| 340 | #endif |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 341 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 342 | /* Enable RTC32K clock */ |
| 343 | rtc32k_enable(); |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 344 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 345 | } |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 346 | |
| 347 | #ifdef CONFIG_SPL_BUILD |
| 348 | void board_init_f(ulong dummy) |
| 349 | { |
| 350 | early_system_init(); |
| 351 | board_early_init_f(); |
| 352 | sdram_init(); |
Lokesh Vutla | bed46ef | 2017-04-18 17:27:24 +0530 | [diff] [blame] | 353 | /* dram_init must store complete ramsize in gd->ram_size */ |
| 354 | gd->ram_size = get_ram_size( |
| 355 | (void *)CONFIG_SYS_SDRAM_BASE, |
| 356 | CONFIG_MAX_RAM_BANK_SIZE); |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 357 | } |
Tom Rini | 35c616c | 2014-03-05 14:57:47 -0500 | [diff] [blame] | 358 | #endif |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 359 | |
| 360 | #endif |
| 361 | |
| 362 | int arch_cpu_init_dm(void) |
| 363 | { |
| 364 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 365 | early_system_init(); |
| 366 | #endif |
| 367 | return 0; |
| 368 | } |