wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for XScale |
| 3 | * |
| 4 | * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> |
| 5 | * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> |
| 6 | * Copyright (C) 2000 Wolfgang Denk <wd@denx.de> |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 7 | * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de> |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 8 | * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net> |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 9 | * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de> |
| 10 | * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 11 | * |
| 12 | * See file CREDITS for list of people who contributed to this |
| 13 | * project. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License as |
| 17 | * published by the Free Software Foundation; either version 2 of |
| 18 | * the License, or (at your option) any later version. |
| 19 | * |
| 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 23 | * GNU General Public License for more details. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 28 | * MA 02111-1307 USA |
| 29 | */ |
| 30 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 31 | #include <config.h> |
| 32 | #include <version.h> |
Markus Klotzbücher | d5dfcf9 | 2006-02-28 23:11:07 +0100 | [diff] [blame] | 33 | #include <asm/arch/pxa-regs.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 34 | |
| 35 | .globl _start |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 36 | _start: b reset |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 37 | ldr pc, _undefined_instruction |
| 38 | ldr pc, _software_interrupt |
| 39 | ldr pc, _prefetch_abort |
| 40 | ldr pc, _data_abort |
| 41 | ldr pc, _not_used |
| 42 | ldr pc, _irq |
| 43 | ldr pc, _fiq |
| 44 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 45 | _undefined_instruction: .word undefined_instruction |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 46 | _software_interrupt: .word software_interrupt |
| 47 | _prefetch_abort: .word prefetch_abort |
| 48 | _data_abort: .word data_abort |
| 49 | _not_used: .word not_used |
| 50 | _irq: .word irq |
| 51 | _fiq: .word fiq |
| 52 | |
| 53 | .balignl 16,0xdeadbeef |
| 54 | |
| 55 | |
| 56 | /* |
| 57 | * Startup Code (reset vector) |
| 58 | * |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 59 | * do important init only if we don't start from RAM! |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 60 | * - relocate armboot to RAM |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 61 | * - setup stack |
| 62 | * - jump to second stage |
| 63 | */ |
| 64 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 65 | _TEXT_BASE: |
| 66 | .word TEXT_BASE |
| 67 | |
| 68 | .globl _armboot_start |
| 69 | _armboot_start: |
| 70 | .word _start |
| 71 | |
| 72 | /* |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 73 | * These are defined in the board-specific linker script. |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 74 | */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 75 | .globl _bss_start |
| 76 | _bss_start: |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 77 | .word __bss_start |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 78 | |
| 79 | .globl _bss_end |
| 80 | _bss_end: |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 81 | .word _end |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 82 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 83 | #ifdef CONFIG_USE_IRQ |
| 84 | /* IRQ stack memory (calculated at run-time) */ |
| 85 | .globl IRQ_STACK_START |
| 86 | IRQ_STACK_START: |
| 87 | .word 0x0badc0de |
| 88 | |
| 89 | /* IRQ stack memory (calculated at run-time) */ |
| 90 | .globl FIQ_STACK_START |
| 91 | FIQ_STACK_START: |
| 92 | .word 0x0badc0de |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 93 | #endif /* CONFIG_USE_IRQ */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 94 | |
| 95 | |
| 96 | /****************************************************************************/ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 97 | /* */ |
| 98 | /* the actual reset code */ |
| 99 | /* */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 100 | /****************************************************************************/ |
| 101 | |
| 102 | reset: |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 103 | mrs r0,cpsr /* set the CPU to SVC32 mode */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 104 | bic r0,r0,#0x1f /* (superviser mode, M=10011) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 105 | orr r0,r0,#0x13 |
| 106 | msr cpsr,r0 |
| 107 | |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 108 | /* |
| 109 | * we do sys-critical inits only at reboot, |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 110 | * not when booting from RAM! |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 111 | */ |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 112 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 113 | bl cpu_init_crit /* we do sys-critical inits */ |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 114 | #endif /* !CONFIG_SKIP_LOWLEVEL_INIT */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 115 | |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 116 | #ifndef CONFIG_SKIP_RELOCATE_UBOOT |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 117 | relocate: /* relocate U-Boot to RAM */ |
| 118 | adr r0, _start /* r0 <- current position of code */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 119 | ldr r1, _TEXT_BASE /* test if we run from flash or RAM */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 120 | cmp r0, r1 /* don't reloc during debug */ |
| 121 | beq stack_setup |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 122 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 123 | ldr r2, _armboot_start |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 124 | ldr r3, _bss_start |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 125 | sub r2, r3, r2 /* r2 <- size of armboot */ |
| 126 | add r2, r0, r2 /* r2 <- source end address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 127 | |
| 128 | copy_loop: |
| 129 | ldmia r0!, {r3-r10} /* copy from source address [r0] */ |
| 130 | stmia r1!, {r3-r10} /* copy to target address [r1] */ |
Marcel Ziswiler | f78280f | 2008-07-09 08:17:06 +0200 | [diff] [blame] | 131 | cmp r0, r2 /* until source end address [r2] */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 132 | ble copy_loop |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 133 | #endif /* !CONFIG_SKIP_RELOCATE_UBOOT */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 134 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 135 | /* Set up the stack */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 136 | stack_setup: |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 137 | ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */ |
| 139 | sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */ |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 140 | #ifdef CONFIG_USE_IRQ |
| 141 | sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ) |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 142 | #endif /* CONFIG_USE_IRQ */ |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 143 | sub sp, r0, #12 /* leave 3 words for abort-stack */ |
| 144 | |
| 145 | clear_bss: |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 146 | ldr r0, _bss_start /* find start of bss segment */ |
| 147 | ldr r1, _bss_end /* stop here */ |
| 148 | mov r2, #0x00000000 /* clear */ |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 149 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 150 | clbss_l:str r2, [r0] /* clear loop... */ |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 151 | add r0, r0, #4 |
| 152 | cmp r0, r1 |
wdenk | 26c5843 | 2005-01-09 17:12:27 +0000 | [diff] [blame] | 153 | ble clbss_l |
wdenk | cc1e256 | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 154 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 155 | ldr pc, _start_armboot |
| 156 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 157 | _start_armboot: .word start_armboot |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 158 | |
| 159 | |
| 160 | /****************************************************************************/ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 161 | /* */ |
| 162 | /* CPU_init_critical registers */ |
| 163 | /* */ |
| 164 | /* - setup important registers */ |
| 165 | /* - setup memory timing */ |
| 166 | /* */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 167 | /****************************************************************************/ |
Markus Klotzbücher | 27eba14 | 2006-03-06 15:04:25 +0100 | [diff] [blame] | 168 | /* mk@tbd: Fix this! */ |
Jean-Christophe PLAGNIOL-VILLARD | 5813617 | 2008-05-01 02:13:44 +0200 | [diff] [blame] | 169 | #undef RCSR |
Markus Klotzbücher | 27eba14 | 2006-03-06 15:04:25 +0100 | [diff] [blame] | 170 | #undef ICMR |
| 171 | #undef OSMR3 |
| 172 | #undef OSCR |
| 173 | #undef OWER |
| 174 | #undef OIER |
Marcel Ziswiler | 53761bc | 2007-10-19 00:25:33 +0200 | [diff] [blame] | 175 | #undef CCCR |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 176 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 177 | /* Interrupt-Controller base address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 178 | IC_BASE: .word 0x40d00000 |
| 179 | #define ICMR 0x04 |
| 180 | |
| 181 | /* Reset-Controller */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 182 | RST_BASE: .word 0x40f00030 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 183 | #define RCSR 0x00 |
| 184 | |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 185 | /* Operating System Timer */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 186 | OSTIMER_BASE: .word 0x40a00000 |
| 187 | #define OSMR3 0x0C |
| 188 | #define OSCR 0x10 |
| 189 | #define OWER 0x18 |
| 190 | #define OIER 0x1C |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 191 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 192 | /* Clock Manager Registers */ |
Markus Klotzbuecher | 121db76 | 2006-03-24 14:35:25 +0100 | [diff] [blame] | 193 | #ifdef CONFIG_CPU_MONAHANS |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | # ifndef CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO |
| 195 | # error "You have to define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO!!" |
| 196 | # endif /* !CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO */ |
| 197 | # ifndef CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO |
| 198 | # define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 0x1 |
| 199 | # endif /* !CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO */ |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 200 | #else /* !CONFIG_CPU_MONAHANS */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #ifdef CONFIG_SYS_CPUSPEED |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 202 | CC_BASE: .word 0x41300000 |
| 203 | #define CCCR 0x00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | cpuspeed: .word CONFIG_SYS_CPUSPEED |
| 205 | #else /* !CONFIG_SYS_CPUSPEED */ |
| 206 | #error "You have to define CONFIG_SYS_CPUSPEED!!" |
| 207 | #endif /* CONFIG_SYS_CPUSPEED */ |
Markus Klotzbuecher | 121db76 | 2006-03-24 14:35:25 +0100 | [diff] [blame] | 208 | #endif /* CONFIG_CPU_MONAHANS */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 209 | |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 210 | /* takes care the CP15 update has taken place */ |
| 211 | .macro CPWAIT reg |
| 212 | mrc p15,0,\reg,c2,c0,0 |
| 213 | mov \reg,\reg |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 214 | sub pc,pc,#4 |
| 215 | .endm |
| 216 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 217 | cpu_init_crit: |
| 218 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 219 | /* mask all IRQs */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 220 | #ifndef CONFIG_CPU_MONAHANS |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 221 | ldr r0, IC_BASE |
| 222 | mov r1, #0x00 |
| 223 | str r1, [r0, #ICMR] |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 224 | #else /* CONFIG_CPU_MONAHANS */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 225 | /* Step 1 - Enable CP6 permission */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 226 | mrc p15, 0, r1, c15, c1, 0 @ read CPAR |
| 227 | orr r1, r1, #0x40 |
| 228 | mcr p15, 0, r1, c15, c1, 0 |
| 229 | CPWAIT r1 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 230 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 231 | /* Step 2 - Mask ICMR & ICMR2 */ |
| 232 | mov r1, #0 |
| 233 | mcr p6, 0, r1, c1, c0, 0 @ ICMR |
| 234 | mcr p6, 0, r1, c7, c0, 0 @ ICMR2 |
Markus Klotzbücher | d5dfcf9 | 2006-02-28 23:11:07 +0100 | [diff] [blame] | 235 | |
| 236 | /* turn off all clocks but the ones we will definitly require */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 237 | ldr r1, =CKENA |
| 238 | ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC) |
| 239 | str r2, [r1] |
| 240 | ldr r1, =CKENB |
| 241 | ldr r2, =(CKENB_6_IRQ) |
| 242 | str r2, [r1] |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 243 | #endif /* !CONFIG_CPU_MONAHANS */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 244 | |
Markus Klotzbuecher | 121db76 | 2006-03-24 14:35:25 +0100 | [diff] [blame] | 245 | /* set clock speed */ |
| 246 | #ifdef CONFIG_CPU_MONAHANS |
| 247 | ldr r0, =ACCR |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | ldr r1, =(((CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO<<8) & ACCR_XN_MASK) | (CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO & ACCR_XL_MASK)) |
Markus Klotzbuecher | 121db76 | 2006-03-24 14:35:25 +0100 | [diff] [blame] | 249 | str r1, [r0] |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 250 | #else /* !CONFIG_CPU_MONAHANS */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #ifdef CONFIG_SYS_CPUSPEED |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 252 | ldr r0, CC_BASE |
| 253 | ldr r1, cpuspeed |
| 254 | str r1, [r0, #CCCR] |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 255 | mov r0, #2 |
wdenk | 1272e23 | 2002-11-10 22:06:23 +0000 | [diff] [blame] | 256 | mcr p14, 0, r0, c6, c0, 0 |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 257 | |
| 258 | setspeed_done: |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 259 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #endif /* CONFIG_SYS_CPUSPEED */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 261 | #endif /* CONFIG_CPU_MONAHANS */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * before relocating, we have to setup RAM timing |
| 265 | * because memory timing is board-dependend, you will |
wdenk | 336b2bc | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 266 | * find a lowlevel_init.S in your board directory. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 267 | */ |
| 268 | mov ip, lr |
wdenk | 336b2bc | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 269 | bl lowlevel_init |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 270 | mov lr, ip |
| 271 | |
| 272 | /* Memory interfaces are working. Disable MMU and enable I-cache. */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 273 | /* mk: hmm, this is not in the monahans docs, leave it now but |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 274 | * check here if it doesn't work :-) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 275 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 276 | ldr r0, =0x2001 /* enable access to all coproc. */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 277 | mcr p15, 0, r0, c15, c1, 0 |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 278 | CPWAIT r0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 279 | |
| 280 | mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 281 | CPWAIT r0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 282 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 283 | mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 284 | CPWAIT r0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 285 | |
| 286 | mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */ |
Markus Klotzbücher | 21e69a0 | 2006-02-07 20:04:48 +0100 | [diff] [blame] | 287 | CPWAIT r0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 288 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 289 | /* Enable the Icache */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 290 | /* |
| 291 | mrc p15, 0, r0, c1, c0, 0 |
| 292 | orr r0, r0, #0x1800 |
| 293 | mcr p15, 0, r0, c1, c0, 0 |
wdenk | 699b13a | 2002-11-03 18:03:52 +0000 | [diff] [blame] | 294 | CPWAIT |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 295 | */ |
| 296 | mov pc, lr |
| 297 | |
| 298 | |
| 299 | /****************************************************************************/ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 300 | /* */ |
| 301 | /* Interrupt handling */ |
| 302 | /* */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 303 | /****************************************************************************/ |
| 304 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 305 | /* IRQ stack frame */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 306 | |
| 307 | #define S_FRAME_SIZE 72 |
| 308 | |
| 309 | #define S_OLD_R0 68 |
| 310 | #define S_PSR 64 |
| 311 | #define S_PC 60 |
| 312 | #define S_LR 56 |
| 313 | #define S_SP 52 |
| 314 | |
| 315 | #define S_IP 48 |
| 316 | #define S_FP 44 |
| 317 | #define S_R10 40 |
| 318 | #define S_R9 36 |
| 319 | #define S_R8 32 |
| 320 | #define S_R7 28 |
| 321 | #define S_R6 24 |
| 322 | #define S_R5 20 |
| 323 | #define S_R4 16 |
| 324 | #define S_R3 12 |
| 325 | #define S_R2 8 |
| 326 | #define S_R1 4 |
| 327 | #define S_R0 0 |
| 328 | |
| 329 | #define MODE_SVC 0x13 |
| 330 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 331 | /* use bad_save_user_regs for abort/prefetch/undef/swi ... */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 332 | |
| 333 | .macro bad_save_user_regs |
| 334 | sub sp, sp, #S_FRAME_SIZE |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 335 | stmia sp, {r0 - r12} /* Calling r0-r12 */ |
| 336 | add r8, sp, #S_PC |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 337 | |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 338 | ldr r2, _armboot_start |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN) |
| 340 | sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 341 | ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */ |
| 342 | add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 343 | |
| 344 | add r5, sp, #S_SP |
| 345 | mov r1, lr |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 346 | stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 347 | mov r0, sp |
| 348 | .endm |
| 349 | |
| 350 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 351 | /* use irq_save_user_regs / irq_restore_user_regs for */ |
| 352 | /* IRQ/FIQ handling */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 353 | |
| 354 | .macro irq_save_user_regs |
| 355 | sub sp, sp, #S_FRAME_SIZE |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 356 | stmia sp, {r0 - r12} /* Calling r0-r12 */ |
| 357 | add r8, sp, #S_PC |
| 358 | stmdb r8, {sp, lr}^ /* Calling SP, LR */ |
| 359 | str lr, [r8, #0] /* Save calling PC */ |
| 360 | mrs r6, spsr |
| 361 | str r6, [r8, #4] /* Save CPSR */ |
| 362 | str r0, [r8, #8] /* Save OLD_R0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 363 | mov r0, sp |
| 364 | .endm |
| 365 | |
| 366 | .macro irq_restore_user_regs |
| 367 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 368 | mov r0, r0 |
| 369 | ldr lr, [sp, #S_PC] @ Get PC |
| 370 | add sp, sp, #S_FRAME_SIZE |
| 371 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 372 | .endm |
| 373 | |
| 374 | .macro get_bad_stack |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 375 | ldr r13, _armboot_start @ setup our mode stack |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN) |
| 377 | sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 378 | |
| 379 | str lr, [r13] @ save caller lr / spsr |
| 380 | mrs lr, spsr |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 381 | str lr, [r13, #4] |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 382 | |
| 383 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 384 | msr spsr_c, r13 |
| 385 | mov lr, pc |
| 386 | movs pc, lr |
| 387 | .endm |
| 388 | |
| 389 | .macro get_irq_stack @ setup IRQ stack |
| 390 | ldr sp, IRQ_STACK_START |
| 391 | .endm |
| 392 | |
| 393 | .macro get_fiq_stack @ setup FIQ stack |
| 394 | ldr sp, FIQ_STACK_START |
| 395 | .endm |
| 396 | |
| 397 | |
| 398 | /****************************************************************************/ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 399 | /* */ |
| 400 | /* exception handlers */ |
| 401 | /* */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 402 | /****************************************************************************/ |
| 403 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 404 | .align 5 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 405 | undefined_instruction: |
| 406 | get_bad_stack |
| 407 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 408 | bl do_undefined_instruction |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 409 | |
| 410 | .align 5 |
| 411 | software_interrupt: |
| 412 | get_bad_stack |
| 413 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 414 | bl do_software_interrupt |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 415 | |
| 416 | .align 5 |
| 417 | prefetch_abort: |
| 418 | get_bad_stack |
| 419 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 420 | bl do_prefetch_abort |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 421 | |
| 422 | .align 5 |
| 423 | data_abort: |
| 424 | get_bad_stack |
| 425 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 426 | bl do_data_abort |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 427 | |
| 428 | .align 5 |
| 429 | not_used: |
| 430 | get_bad_stack |
| 431 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 432 | bl do_not_used |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 433 | |
| 434 | #ifdef CONFIG_USE_IRQ |
| 435 | |
| 436 | .align 5 |
| 437 | irq: |
| 438 | get_irq_stack |
| 439 | irq_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 440 | bl do_irq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 441 | irq_restore_user_regs |
| 442 | |
| 443 | .align 5 |
| 444 | fiq: |
| 445 | get_fiq_stack |
| 446 | irq_save_user_regs /* someone ought to write a more */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 447 | bl do_fiq /* effiction fiq_save_user_regs */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 448 | irq_restore_user_regs |
| 449 | |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 450 | #else /* !CONFIG_USE_IRQ */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 451 | |
| 452 | .align 5 |
| 453 | irq: |
| 454 | get_bad_stack |
| 455 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 456 | bl do_irq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 457 | |
| 458 | .align 5 |
| 459 | fiq: |
| 460 | get_bad_stack |
| 461 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 462 | bl do_fiq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 463 | |
Marcel Ziswiler | 0037635 | 2007-12-30 03:30:56 +0100 | [diff] [blame] | 464 | #endif /* CONFIG_USE_IRQ */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 465 | |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 466 | /****************************************************************************/ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 467 | /* */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 468 | /* Reset function: the PXA250 doesn't have a reset function, so we have to */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 469 | /* perform a watchdog timeout for a soft reset. */ |
| 470 | /* */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 471 | /****************************************************************************/ |
| 472 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 473 | .align 5 |
| 474 | .globl reset_cpu |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 475 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 476 | /* FIXME: this code is PXA250 specific. How is this handled on */ |
| 477 | /* other XScale processors? */ |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 478 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 479 | reset_cpu: |
wdenk | 1fe2c70 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 480 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 481 | /* We set OWE:WME (watchdog enable) and wait until timeout happens */ |
| 482 | |
| 483 | ldr r0, OSTIMER_BASE |
| 484 | ldr r1, [r0, #OWER] |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 485 | orr r1, r1, #0x0001 /* bit0: WME */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 486 | str r1, [r0, #OWER] |
| 487 | |
| 488 | /* OS timer does only wrap every 1165 seconds, so we have to set */ |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 489 | /* the match register as well. */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 490 | |
Wolfgang Denk | 61ccd1d | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 491 | ldr r1, [r0, #OSCR] /* read OS timer */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 492 | add r1, r1, #0x800 /* let OSMR3 match after */ |
| 493 | add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */ |
| 494 | str r1, [r0, #OSMR3] |
| 495 | |
| 496 | reset_endless: |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 497 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 498 | b reset_endless |