blob: cde0df1a08f9bab9b560e7ab8fe7358db42c818c [file] [log] [blame]
Stefan Roese326c9712005-08-01 16:41:48 +02001/*
Stefan Roeseb1669da2007-01-30 17:04:19 +01002 * (C) Copyright 2005-2007
Stefan Roese1d026382005-08-11 18:03:14 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roese326c9712005-08-01 16:41:48 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
Stefan Roeseb1669da2007-01-30 17:04:19 +010025 * yosemite.h - configuration for Yosemite & Yellowstone boards
Stefan Roese326c9712005-08-01 16:41:48 +020026 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roeseb1669da2007-01-30 17:04:19 +010033/* This config file is used for Yosemite (440EP) and Yellowstone (440GR)*/
34#ifndef CONFIG_YELLOWSTONE
Stefan Roeseb1669da2007-01-30 17:04:19 +010035#define CONFIG_440EP 1 /* Specific PPC440EP support */
36#define CONFIG_HOSTNAME yosemite
37#else
38#define CONFIG_440GR 1 /* Specific PPC440GR support */
39#define CONFIG_HOSTNAME yellowstone
40#endif
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020041#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roeseb1669da2007-01-30 17:04:19 +010042#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese326c9712005-08-01 16:41:48 +020043#define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
44
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020045#define CONFIG_SYS_TEXT_BASE 0xFFF80000
46
Stefan Roesecfe58022008-06-06 15:55:21 +020047/*
48 * Include common defines/options for all AMCC eval boards
49 */
50#include "amcc-common.h"
51
Stefan Roese1d026382005-08-11 18:03:14 +020052#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
53#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
Stefan Roese03687752006-10-07 11:30:52 +020054#define CONFIG_BOARD_RESET 1 /* call board_reset() */
Stefan Roese1d026382005-08-11 18:03:14 +020055
Stefan Roese326c9712005-08-01 16:41:48 +020056/*-----------------------------------------------------------------------
57 * Base addresses -- Note these are effective addresses where the
58 * actual resources get mapped (not physical addresses)
59 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
61#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
62#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
63#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
64#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese326c9712005-08-01 16:41:48 +020065
66/*Don't change either of these*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese326c9712005-08-01 16:41:48 +020068/*Don't change either of these*/
69
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_USB_DEVICE 0x50000000
71#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
72#define CONFIG_SYS_BCSR_BASE (CONFIG_SYS_NVRAM_BASE_ADDR | 0x2000)
73#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
Stefan Roese326c9712005-08-01 16:41:48 +020074
75/*-----------------------------------------------------------------------
76 * Initial RAM & stack pointer (placed in SDRAM)
77 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
79#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020080#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020081#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese326c9712005-08-01 16:41:48 +020083
Stefan Roese326c9712005-08-01 16:41:48 +020084/*-----------------------------------------------------------------------
85 * Serial Port
86 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020087#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese326c9712005-08-01 16:41:48 +020089
Stefan Roese326c9712005-08-01 16:41:48 +020090/*-----------------------------------------------------------------------
Stefan Roese1d026382005-08-11 18:03:14 +020091 * Environment
Stefan Roese326c9712005-08-01 16:41:48 +020092 *----------------------------------------------------------------------*/
Stefan Roese1d026382005-08-11 18:03:14 +020093/*
94 * Define here the location of the environment variables (FLASH or EEPROM).
95 * Note: DENX encourages to use redundant environment in FLASH.
96 */
97#if 1
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020098#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese1d026382005-08-11 18:03:14 +020099#else
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200100#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Stefan Roese1d026382005-08-11 18:03:14 +0200101#endif
Stefan Roese326c9712005-08-01 16:41:48 +0200102
103/*-----------------------------------------------------------------------
104 * FLASH related
105 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200107#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
Stefan Roese326c9712005-08-01 16:41:48 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
111#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese326c9712005-08-01 16:41:48 +0200112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
114#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese326c9712005-08-01 16:41:48 +0200115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Stefan Roese31c9ee72006-05-10 15:06:58 +0200117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese1d026382005-08-11 18:03:14 +0200119
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200120#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200121#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200123#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese1d026382005-08-11 18:03:14 +0200124
125/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200126#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
127#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200128#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese326c9712005-08-01 16:41:48 +0200129
130/*-----------------------------------------------------------------------
131 * DDR SDRAM
132 *----------------------------------------------------------------------*/
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200133#undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_KBYTES_SDRAM (128 * 1024) /* 128MB */
135#define CONFIG_SYS_SDRAM_BANKS (2)
Stefan Roese1d026382005-08-11 18:03:14 +0200136
Ira Snyder4dbd9762008-04-29 11:18:54 -0700137/*-----------------------------------------------------------------------
Stefan Roese326c9712005-08-01 16:41:48 +0200138 * I2C
139 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese326c9712005-08-01 16:41:48 +0200141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_I2C_MULTI_EEPROMS
143#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
145#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
146#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese326c9712005-08-01 16:41:48 +0200147
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200148#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200149#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
150#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200151#endif /* CONFIG_ENV_IS_IN_EEPROM */
Stefan Roese1d026382005-08-11 18:03:14 +0200152
Stefan Roesea05ed2d2007-12-04 16:29:48 +0100153/* I2C SYSMON (LM75, AD7414 is almost compatible) */
154#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
155#define CONFIG_DTT_AD7414 1 /* use AD7414 */
156#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_DTT_MAX_TEMP 70
158#define CONFIG_SYS_DTT_LOW_TEMP -30
159#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesea05ed2d2007-12-04 16:29:48 +0100160
Stefan Roesecfe58022008-06-06 15:55:21 +0200161/*
162 * Default environment variables
163 */
Stefan Roese1d026382005-08-11 18:03:14 +0200164#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesecfe58022008-06-06 15:55:21 +0200165 CONFIG_AMCC_DEF_ENV \
166 CONFIG_AMCC_DEF_ENV_POWERPC \
167 CONFIG_AMCC_DEF_ENV_PPC_OLD \
168 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese1d026382005-08-11 18:03:14 +0200169 "kernel_addr=fc000000\0" \
Stefan Roese3b07aeb2006-05-15 15:11:20 +0200170 "ramdisk_addr=fc180000\0" \
Stefan Roese1d026382005-08-11 18:03:14 +0200171 ""
Stefan Roese326c9712005-08-01 16:41:48 +0200172
Ira Snyder4dbd9762008-04-29 11:18:54 -0700173#define CONFIG_HAS_ETH0 1 /* add support for "ethaddr" */
Stefan Roese326c9712005-08-01 16:41:48 +0200174#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
175#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
Stefan Roesecfe58022008-06-06 15:55:21 +0200176#define CONFIG_PHY1_ADDR 3
Stefan Roese326c9712005-08-01 16:41:48 +0200177
178/* Partitions */
179#define CONFIG_MAC_PARTITION
180#define CONFIG_DOS_PARTITION
181#define CONFIG_ISO_PARTITION
182
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200183#ifdef CONFIG_440EP
Stefan Roese326c9712005-08-01 16:41:48 +0200184/* USB */
Markus Klotzbuecher43c8b312006-11-27 11:44:58 +0100185#define CONFIG_USB_OHCI_NEW
Stefan Roese326c9712005-08-01 16:41:48 +0200186#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_OHCI_BE_CONTROLLER
Stefan Roese326c9712005-08-01 16:41:48 +0200188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
190#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
191#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_PERIPHERAL_BASE | 0x1000)
192#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
193#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Markus Klotzbuecher661ffe52006-11-27 11:43:09 +0100194
Stefan Roeseb1669da2007-01-30 17:04:19 +0100195/* Comment this out to enable USB 1.1 device */
Stefan Roese326c9712005-08-01 16:41:48 +0200196#define USB_2_0_DEVICE
Stefan Roeseb1669da2007-01-30 17:04:19 +0100197
Stefan Roeseb1669da2007-01-30 17:04:19 +0100198#define CONFIG_SUPPORT_VFAT
Stefan Roeseb1669da2007-01-30 17:04:19 +0100199#endif /* CONFIG_440EP */
Stefan Roese326c9712005-08-01 16:41:48 +0200200
201#ifdef DEBUG
202#define CONFIG_PANIC_HANG
203#else
204#define CONFIG_HW_WATCHDOG /* watchdog */
205#endif
206
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500207/*
Stefan Roesecfe58022008-06-06 15:55:21 +0200208 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500209 */
Stefan Roesea05ed2d2007-12-04 16:29:48 +0100210#define CONFIG_CMD_DTT
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500211#define CONFIG_CMD_PCI
Stefan Roese764784c2005-10-14 15:37:34 +0200212
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500213#ifdef CONFIG_440EP
214 #define CONFIG_CMD_USB
215 #define CONFIG_CMD_FAT
216 #define CONFIG_CMD_EXT2
217#endif
Stefan Roese326c9712005-08-01 16:41:48 +0200218
Stefan Roese326c9712005-08-01 16:41:48 +0200219/*-----------------------------------------------------------------------
220 * PCI stuff
221 *-----------------------------------------------------------------------
222 */
223/* General PCI */
Stefan Roese1d026382005-08-11 18:03:14 +0200224#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000225#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roese1d026382005-08-11 18:03:14 +0200226#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
227#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese326c9712005-08-01 16:41:48 +0200229
230/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_PCI_TARGET_INIT
232#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese326c9712005-08-01 16:41:48 +0200233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
235#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese326c9712005-08-01 16:41:48 +0200236
Stefan Roese326c9712005-08-01 16:41:48 +0200237/*-----------------------------------------------------------------------
Stefan Roesec0958942007-01-13 07:59:19 +0100238 * External Bus Controller (EBC) Setup
239 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
241#define CONFIG_SYS_CPLD 0x80000000
Stefan Roesec0958942007-01-13 07:59:19 +0100242
243/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_EBC_PB0AP 0x03017300
245#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xda000)
Stefan Roesec0958942007-01-13 07:59:19 +0100246
247/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_EBC_PB2AP 0x04814500
249#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_CPLD | 0x18000)
Stefan Roesec0958942007-01-13 07:59:19 +0100250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_BCSR5_PCI66EN 0x80
Stefan Roesefa257472007-10-15 11:29:33 +0200252
Stefan Roese326c9712005-08-01 16:41:48 +0200253#endif /* __CONFIG_H */