blob: df53a651c3953bbdfac2acb2d02966a6225680e9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ryan Mallon50515fa2011-06-05 07:21:22 +00002/*
3 * Bluewater Systems Snapper 9260/9G20 modules
4 *
5 * (C) Copyright 2011 Bluewater Systems
6 * Author: Andre Renaud <andre@bluewatersys.com>
7 * Author: Ryan Mallon <ryan@bluewatersys.com>
Ryan Mallon50515fa2011-06-05 07:21:22 +00008 */
9
10#include <common.h>
Simon Glass6d20e072014-10-29 13:09:01 -060011#include <dm.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070012#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Ryan Mallon50515fa2011-06-05 07:21:22 +000014#include <asm/io.h>
Simon Glass6d20e072014-10-29 13:09:01 -060015#include <asm/gpio.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060016#include <asm/mach-types.h>
Ryan Mallon50515fa2011-06-05 07:21:22 +000017#include <asm/arch/at91sam9260_matrix.h>
18#include <asm/arch/at91sam9_smc.h>
19#include <asm/arch/at91_common.h>
Wenyou Yang78f89762016-02-03 10:16:50 +080020#include <asm/arch/clk.h>
Ryan Mallon50515fa2011-06-05 07:21:22 +000021#include <asm/arch/gpio.h>
Simon Glass6d20e072014-10-29 13:09:01 -060022#include <asm/arch/atmel_serial.h>
Ryan Mallon50515fa2011-06-05 07:21:22 +000023#include <net.h>
24#include <netdev.h>
25#include <i2c.h>
26#include <pca953x.h>
Simon Glassdbd79542020-05-10 11:40:11 -060027#include <linux/delay.h>
Ryan Mallon50515fa2011-06-05 07:21:22 +000028
29DECLARE_GLOBAL_DATA_PTR;
30
31/* IO Expander pins */
32#define IO_EXP_ETH_RESET (0 << 1)
33#define IO_EXP_ETH_POWER (1 << 1)
34
35static void macb_hw_init(void)
36{
Ryan Mallon50515fa2011-06-05 07:21:22 +000037 struct at91_port *pioa = (struct at91_port *)ATMEL_BASE_PIOA;
Ryan Mallon50515fa2011-06-05 07:21:22 +000038
Wenyou Yang78f89762016-02-03 10:16:50 +080039 at91_periph_clk_enable(ATMEL_ID_EMAC0);
Ryan Mallon50515fa2011-06-05 07:21:22 +000040
41 /* Disable pull-ups to prevent PHY going into test mode */
42 writel(pin_to_mask(AT91_PIN_PA14) |
43 pin_to_mask(AT91_PIN_PA15) |
44 pin_to_mask(AT91_PIN_PA18),
45 &pioa->pudr);
46
47 /* Power down ethernet */
48 pca953x_set_dir(0x28, IO_EXP_ETH_POWER, PCA953X_DIR_OUT);
49 pca953x_set_val(0x28, IO_EXP_ETH_POWER, 1);
50
51 /* Hold ethernet in reset */
52 pca953x_set_dir(0x28, IO_EXP_ETH_RESET, PCA953X_DIR_OUT);
53 pca953x_set_val(0x28, IO_EXP_ETH_RESET, 0);
54
55 /* Enable ethernet power */
56 pca953x_set_val(0x28, IO_EXP_ETH_POWER, 0);
57
Heiko Schocher8a84ae12013-11-18 08:07:23 +010058 at91_phy_reset();
Ryan Mallon50515fa2011-06-05 07:21:22 +000059
60 /* Bring the ethernet out of reset */
61 pca953x_set_val(0x28, IO_EXP_ETH_RESET, 1);
62
63 /* The phy internal reset take 21ms */
64 udelay(21 * 1000);
65
66 /* Re-enable pull-up */
67 writel(pin_to_mask(AT91_PIN_PA14) |
68 pin_to_mask(AT91_PIN_PA15) |
69 pin_to_mask(AT91_PIN_PA18),
70 &pioa->puer);
71
72 at91_macb_hw_init();
73}
74
75static void nand_hw_init(void)
76{
77 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
78 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
79 unsigned long csa;
80
81 /* Enable CS3 as NAND/SmartMedia */
82 csa = readl(&matrix->ebicsa);
83 csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
84 writel(csa, &matrix->ebicsa);
85
86 /* Configure SMC CS3 for NAND/SmartMedia */
87 writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
88 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
89 &smc->cs[3].setup);
90 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(4) |
91 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(4),
92 &smc->cs[3].pulse);
93 writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
94 &smc->cs[3].cycle);
95 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
96 AT91_SMC_MODE_EXNW_DISABLE |
97 AT91_SMC_MODE_DBW_8 |
98 AT91_SMC_MODE_TDF_CYCLE(3),
99 &smc->cs[3].mode);
100
101 /* Configure RDY/BSY */
Simon Glass6d20e072014-10-29 13:09:01 -0600102 gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand_rdy");
103 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Ryan Mallon50515fa2011-06-05 07:21:22 +0000104
105 /* Enable NandFlash */
Simon Glass6d20e072014-10-29 13:09:01 -0600106 gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand_ce");
107 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Ryan Mallon50515fa2011-06-05 07:21:22 +0000108}
109
110int board_init(void)
111{
Wenyou Yang78f89762016-02-03 10:16:50 +0800112 at91_periph_clk_enable(ATMEL_ID_PIOA);
113 at91_periph_clk_enable(ATMEL_ID_PIOB);
114 at91_periph_clk_enable(ATMEL_ID_PIOC);
Ryan Mallon50515fa2011-06-05 07:21:22 +0000115
116 /* The mach-type is the same for both Snapper 9260 and 9G20 */
117 gd->bd->bi_arch_number = MACH_TYPE_SNAPPER_9260;
118
119 /* Address of boot parameters */
120 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
121
122 /* Initialise peripherals */
123 at91_seriald_hw_init();
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100124 i2c_set_bus_num(0);
Ryan Mallon50515fa2011-06-05 07:21:22 +0000125 nand_hw_init();
126 macb_hw_init();
127
128 return 0;
129}
130
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900131int board_eth_init(struct bd_info *bis)
Ryan Mallon50515fa2011-06-05 07:21:22 +0000132{
133 return macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x1f);
134}
135
136int dram_init(void)
137{
138 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
139 CONFIG_SYS_SDRAM_SIZE);
140 return 0;
141}
142
143void reset_phy(void)
144{
145}
Simon Glass6d20e072014-10-29 13:09:01 -0600146
Simon Glassb75b15b2020-12-03 16:55:23 -0700147static struct atmel_serial_plat at91sam9260_serial_plat = {
Simon Glass6d20e072014-10-29 13:09:01 -0600148 .base_addr = ATMEL_BASE_DBGU,
149};
150
Simon Glass1d8364a2020-12-28 20:34:54 -0700151U_BOOT_DRVINFO(at91sam9260_serial) = {
Simon Glass6d20e072014-10-29 13:09:01 -0600152 .name = "serial_atmel",
Simon Glass71fa5b42020-12-03 16:55:18 -0700153 .plat = &at91sam9260_serial_plat,
Simon Glass6d20e072014-10-29 13:09:01 -0600154};