wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * This file contains the configuration parameters for the dbau1x00 board. |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 15 | #define CONFIG_DBAU1X00 1 |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 16 | #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 17 | |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 18 | #ifdef CONFIG_DBAU1000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 19 | /* Also known as Merlot */ |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 20 | #define CONFIG_SOC_AU1000 1 |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 21 | #else |
| 22 | #ifdef CONFIG_DBAU1100 |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 23 | #define CONFIG_SOC_AU1100 1 |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 24 | #else |
| 25 | #ifdef CONFIG_DBAU1500 |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 26 | #define CONFIG_SOC_AU1500 1 |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 27 | #else |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 28 | #ifdef CONFIG_DBAU1550 |
| 29 | /* Cabernet */ |
Shinya Kuribayashi | ed49a6a | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 30 | #define CONFIG_SOC_AU1550 1 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 31 | #else |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 32 | #error "No valid board set" |
| 33 | #endif |
| 34 | #endif |
| 35 | #endif |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 36 | #endif |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 37 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 38 | |
| 39 | #define CONFIG_BAUDRATE 115200 |
| 40 | |
| 41 | /* valid baudrates */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 42 | |
| 43 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 44 | #undef CONFIG_BOOTARGS |
| 45 | |
| 46 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 47 | "addmisc=setenv bootargs ${bootargs} " \ |
| 48 | "console=ttyS0,${baudrate} " \ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 49 | "panic=1\0" \ |
| 50 | "bootfile=/tftpboot/vmlinux.srec\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 51 | "load=tftp 80500000 ${u-boot}\0" \ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 52 | "" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 53 | |
| 54 | #ifdef CONFIG_DBAU1550 |
| 55 | /* Boot from flash by default, revert to bootp */ |
| 56 | #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 57 | #else /* CONFIG_DBAU1550 */ |
Heiko Schocher | 65d4f8b | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 58 | #define CONFIG_BOOTCOMMAND "bootp;bootm" |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 59 | #endif /* CONFIG_DBAU1550 */ |
| 60 | |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 61 | /* |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 62 | * BOOTP options |
| 63 | */ |
| 64 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 65 | #define CONFIG_BOOTP_BOOTPATH |
| 66 | #define CONFIG_BOOTP_GATEWAY |
| 67 | #define CONFIG_BOOTP_HOSTNAME |
| 68 | |
Jon Loeliger | e54e77a | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 69 | /* |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 70 | * Command line configuration. |
| 71 | */ |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 72 | #undef CONFIG_CMD_BEDBUG |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 73 | |
| 74 | #ifdef CONFIG_DBAU1550 |
| 75 | |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 76 | #undef CONFIG_CMD_IDE |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 77 | #undef CONFIG_CMD_PCMCIA |
| 78 | |
| 79 | #else |
| 80 | |
| 81 | #define CONFIG_CMD_IDE |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 82 | |
Jon Loeliger | b15a23b | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 83 | #endif |
| 84 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 85 | /* |
| 86 | * Miscellaneous configurable options |
| 87 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 89 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 91 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 92 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args*/ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_MALLOC_LEN 128*1024 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 95 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_BOOTPARAMS_LEN 128*1024 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 97 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_MHZ 396 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #if (CONFIG_SYS_MHZ % 12) != 0 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 101 | #error "Invalid CPU frequency - must be multiple of 12!" |
| 102 | #endif |
| 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000) |
Shinya Kuribayashi | 5d374e0 | 2008-06-05 22:29:00 +0900 | [diff] [blame] | 105 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 109 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_MEMTEST_START 0x80100000 |
| 111 | #define CONFIG_SYS_MEMTEST_END 0x80800000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 112 | |
| 113 | /*----------------------------------------------------------------------- |
| 114 | * FLASH and environment organization |
| 115 | */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 116 | #ifdef CONFIG_DBAU1550 |
| 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 119 | #define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */ |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 120 | |
| 121 | #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */ |
| 122 | #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */ |
| 123 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 124 | #else /* CONFIG_DBAU1550 */ |
| 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 127 | #define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 128 | |
| 129 | #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */ |
| 130 | #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */ |
| 131 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 132 | #endif /* CONFIG_DBAU1550 */ |
| 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2} |
Heiko Schocher | 65d4f8b | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 135 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 136 | #define CONFIG_SYS_FLASH_CFI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 137 | #define CONFIG_FLASH_CFI_DRIVER 1 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 138 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 141 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_INIT_SP_OFFSET 0x400000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 143 | |
| 144 | /* We boot from this flash, selected with dip switch */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 146 | |
| 147 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 149 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 68a8756 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 151 | #define CONFIG_ENV_IS_NOWHERE 1 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 152 | |
| 153 | /* Address and size of Primary Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 154 | #define CONFIG_ENV_ADDR 0xB0030000 |
| 155 | #define CONFIG_ENV_SIZE 0x10000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 156 | |
| 157 | #define CONFIG_FLASH_16BIT |
| 158 | |
| 159 | #define CONFIG_NR_DRAM_BANKS 2 |
| 160 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 161 | #ifdef CONFIG_DBAU1550 |
| 162 | #define MEM_SIZE 192 |
| 163 | #else |
| 164 | #define MEM_SIZE 64 |
| 165 | #endif |
| 166 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 167 | #define CONFIG_MEMSIZE_IN_BYTES |
| 168 | |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 169 | #ifndef CONFIG_DBAU1550 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 170 | /*---ATA PCMCIA ------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */ |
| 172 | #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 173 | #define CONFIG_PCMCIA_SLOT_A |
| 174 | |
| 175 | #define CONFIG_ATAPI 1 |
| 176 | #define CONFIG_MAC_PARTITION 1 |
| 177 | |
| 178 | /* We run CF in "true ide" mode or a harddrive via pcmcia */ |
| 179 | #define CONFIG_IDE_PCMCIA 1 |
| 180 | |
| 181 | /* We only support one slot for now */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 183 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 184 | |
| 185 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 186 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 187 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 191 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 192 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_ATA_DATA_OFFSET 8 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 194 | |
| 195 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_ATA_REG_OFFSET 0 |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 197 | |
| 198 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 96c7a8c | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 200 | #endif /* CONFIG_DBAU1550 */ |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 201 | |
wdenk | 9b7f384 | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 202 | #endif /* __CONFIG_H */ |