blob: 8845ea917044bb91b843f2670251351462e2c19d [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Gala46b208982011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Kumar Gala56d150e2009-03-31 23:02:38 -050020#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060022#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050023
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
28#define CONFIG_SYS_TEXT_BASE 0xeff00000
29
Jon Loeliger5c8aa972006-04-26 17:58:56 -050030#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060031#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050032#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050033
Becky Bruce6c2bec32008-10-31 17:14:14 -050034/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060035 * virtual address to be used for temporary mappings. There
36 * should be 128k free at this VA.
37 */
38#define CONFIG_SYS_SCRATCH_VA 0xe0000000
39
Kumar Gala46b208982011-01-04 17:45:13 -060040#define CONFIG_SYS_SRIO
41#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050042
Robert P. J. Daya8099812016-05-03 19:52:49 -040043#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
44#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050045#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050046#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050047
Wolfgang Denka1be4762008-05-20 16:00:29 +020048#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050050
Peter Tyser86dee4a2010-10-07 22:32:48 -050051#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050052#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060053#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056
Jon Loeliger465b9d82006-04-27 10:15:16 -050057/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050058 * L2CR setup -- make sure this is right for your board!
59 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050061#define L2_INIT 0
62#define L2_ENABLE (L2CR_L2E)
63
64#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050065#ifndef __ASSEMBLY__
66extern unsigned long get_board_sys_clk(unsigned long dummy);
67#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020068#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069#endif
70
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
72#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073
Jon Loeliger5c8aa972006-04-26 17:58:56 -050074/*
Becky Bruce0bd25092008-11-06 17:37:35 -060075 * With the exception of PCI Memory and Rapid IO, most devices will simply
76 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
77 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
78 */
79#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050080#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060081#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050082#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060083#endif
84
85/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050086 * Base addresses -- Note these are effective addresses where the
87 * actual resources get mapped (not physical addresses)
88 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060089#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050091
Becky Bruce0bd25092008-11-06 17:37:35 -060092/* Physical addresses */
93#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050094#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
95#define CONFIG_SYS_CCSRBAR_PHYS \
96 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
97 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060098
york93799ca2010-07-02 22:25:52 +000099#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500101/*
102 * DDR Setup
103 */
York Sunf0626592013-09-30 09:22:09 -0700104#define CONFIG_SYS_FSL_DDR2
Kumar Galacad506c2008-08-26 15:01:35 -0500105#undef CONFIG_FSL_DDR_INTERACTIVE
106#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
107#define CONFIG_DDR_SPD
108
109#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
110#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600114#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500115#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500116
Kumar Galacad506c2008-08-26 15:01:35 -0500117#define CONFIG_NUM_DDR_CONTROLLERS 2
118#define CONFIG_DIMM_SLOTS_PER_CTLR 2
119#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
Kumar Galacad506c2008-08-26 15:01:35 -0500121/*
122 * I2C addresses of SPD EEPROMs
123 */
124#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
125#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
126#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
127#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500128
Kumar Galacad506c2008-08-26 15:01:35 -0500129/*
130 * These are used when DDR doesn't use SPD.
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
133#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
134#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
135#define CONFIG_SYS_DDR_TIMING_3 0x00000000
136#define CONFIG_SYS_DDR_TIMING_0 0x00260802
137#define CONFIG_SYS_DDR_TIMING_1 0x39357322
138#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
139#define CONFIG_SYS_DDR_MODE_1 0x00480432
140#define CONFIG_SYS_DDR_MODE_2 0x00000000
141#define CONFIG_SYS_DDR_INTERVAL 0x06090100
142#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
143#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
144#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
145#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
146#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
147#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500148
Jon Loeliger4eab6232008-01-15 13:42:41 -0600149#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200151#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
153#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500154
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600155#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500156#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
157#define CONFIG_SYS_FLASH_BASE_PHYS \
158 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
159 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600160
Becky Bruce1f642fc2009-02-02 16:34:52 -0600161#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500162
Becky Bruce0bd25092008-11-06 17:37:35 -0600163#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
164 | 0x00001001) /* port size 16bit */
165#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500166
Becky Bruce0bd25092008-11-06 17:37:35 -0600167#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
168 | 0x00001001) /* port size 16bit */
169#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500170
Becky Bruce0bd25092008-11-06 17:37:35 -0600171#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
172 | 0x00000801) /* port size 8bit */
173#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500174
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600175/*
176 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
177 * The PIXIS and CF by themselves aren't large enough to take up the 128k
178 * required for the smallest BAT mapping, so there's a 64k hole.
179 */
180#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500181#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500182
Kim Phillips53b34982007-08-21 17:00:17 -0500183#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600184#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500185#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
186#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
187 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600188#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500189#define PIXIS_ID 0x0 /* Board ID at offset 0 */
190#define PIXIS_VER 0x1 /* Board version at offset 1 */
191#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
192#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
193#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
194#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
195#define PIXIS_VCTL 0x10 /* VELA Control Register */
196#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
197#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
198#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500199#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
200#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500201#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
202#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
203#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
204#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Becky Bruce74d126f2008-10-31 17:13:49 -0500207/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600208#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600209#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500210
Becky Bruce2e1aef02008-11-05 14:55:32 -0600211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#undef CONFIG_SYS_FLASH_CHECKSUM
215#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
216#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600218#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500219
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200220#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_CFI
222#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
225#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500226#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500228#endif
229
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800231#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500233#endif
234
235#undef CONFIG_CLOCKS_IN_MHZ
236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_RAM_LOCK 1
238#ifndef CONFIG_SYS_INIT_RAM_LOCK
239#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200243#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Wolfgang Denk0191e472010-10-26 14:34:52 +0200245#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
Scott Wood8a9f2e02015-04-15 16:13:48 -0500248#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500250
251/* Serial Port */
252#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_NS16550_SERIAL
254#define CONFIG_SYS_NS16550_REG_SIZE 1
255#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500258 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
261#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500262
Jon Loeliger465b9d82006-04-27 10:15:16 -0500263/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500264 * I2C
265 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200266#define CONFIG_SYS_I2C
267#define CONFIG_SYS_I2C_FSL
268#define CONFIG_SYS_FSL_I2C_SPEED 400000
269#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
270#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
271#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500272
Jon Loeliger20836d42006-05-19 13:22:44 -0500273/*
274 * RapidIO MMU
275 */
Kumar Gala46b208982011-01-04 17:45:13 -0600276#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600277#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500278#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
279#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600280#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500281#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
282#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600283#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500284#define CONFIG_SYS_SRIO1_MEM_PHYS \
285 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
286 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600287#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500288
289/*
290 * General PCI
291 * Addresses are mapped 1-1.
292 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600293
Kumar Galadbbfb002010-12-17 10:47:36 -0600294#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500295#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600296#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500297#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500298#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
299#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600300#else
Kumar Galae78f6652010-07-09 00:02:34 -0500301#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500302#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
303#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600304#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500305#define CONFIG_SYS_PCIE1_MEM_PHYS \
306 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
307 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500308#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
309#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
310#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500311#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
312#define CONFIG_SYS_PCIE1_IO_PHYS \
313 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
314 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500315#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500316
Becky Bruce6a026a62009-02-03 18:10:56 -0600317#ifdef CONFIG_PHYS_64BIT
318/*
Kumar Galae78f6652010-07-09 00:02:34 -0500319 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600320 * This will increase the amount of PCI address space available for
321 * for mapping RAM.
322 */
Kumar Galae78f6652010-07-09 00:02:34 -0500323#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600324#else
Kumar Galae78f6652010-07-09 00:02:34 -0500325#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
326 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600327#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500328#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
329 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500330#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
331 + CONFIG_SYS_PCIE1_MEM_SIZE)
332#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500333#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
334 + CONFIG_SYS_PCIE1_MEM_SIZE)
335#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
336#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
337#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
338 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500339#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
340 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500341#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
342 + CONFIG_SYS_PCIE1_IO_SIZE)
343#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500344
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500345#if defined(CONFIG_PCI)
346
Wolfgang Denka1be4762008-05-20 16:00:29 +0200347#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500348
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500349#undef CONFIG_EEPRO100
350#undef CONFIG_TULIP
351
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200352/************************************************************
353 * USB support
354 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200355#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200356#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_USB_EVENT_POLL 1
358#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
359#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
360#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200361
Jason Jinbb20f352007-07-13 12:14:58 +0800362/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500363#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800364
365/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500366/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800367
368/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800369
370#if defined(CONFIG_VIDEO)
371#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800372#define CONFIG_ATI_RADEON_FB
373#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500374#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800375#endif
376
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500378
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800379#define CONFIG_DOS_PARTITION
380#define CONFIG_SCSI_AHCI
381
382#ifdef CONFIG_SCSI_AHCI
Rob Herring83f66482013-08-24 10:10:54 -0500383#define CONFIG_LIBATA
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800384#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
386#define CONFIG_SYS_SCSI_MAX_LUN 1
387#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
388#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800389#endif
390
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500391#endif /* CONFIG_PCI */
392
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500393#if defined(CONFIG_TSEC_ENET)
394
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500395#define CONFIG_MII 1 /* MII PHY management */
396
Wolfgang Denka1be4762008-05-20 16:00:29 +0200397#define CONFIG_TSEC1 1
398#define CONFIG_TSEC1_NAME "eTSEC1"
399#define CONFIG_TSEC2 1
400#define CONFIG_TSEC2_NAME "eTSEC2"
401#define CONFIG_TSEC3 1
402#define CONFIG_TSEC3_NAME "eTSEC3"
403#define CONFIG_TSEC4 1
404#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500405
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500406#define TSEC1_PHY_ADDR 0
407#define TSEC2_PHY_ADDR 1
408#define TSEC3_PHY_ADDR 2
409#define TSEC4_PHY_ADDR 3
410#define TSEC1_PHYIDX 0
411#define TSEC2_PHYIDX 0
412#define TSEC3_PHYIDX 0
413#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500414#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
415#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
417#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500418
419#define CONFIG_ETHPRIME "eTSEC1"
420
421#endif /* CONFIG_TSEC_ENET */
422
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500423#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600424#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
425#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
426
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500427/* Put physical address into the BAT format */
428#define BAT_PHYS_ADDR(low, high) \
429 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
430/* Convert high/low pairs to actual 64-bit value */
431#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
432#else
433/* 32-bit systems just ignore the "high" bits */
434#define BAT_PHYS_ADDR(low, high) (low)
435#define PAIRED_PHYS_TO_PHYS(low, high) (low)
436#endif
437
Jon Loeliger20836d42006-05-19 13:22:44 -0500438/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600439 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500440 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500442#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443
Jon Loeliger20836d42006-05-19 13:22:44 -0500444/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600445 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500446 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500447#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
448 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600449 | BATL_PP_RW | BATL_CACHEINHIBIT | \
450 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600451#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
452 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500453#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
454 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600455 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600456#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500457
458/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500459 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500460 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600461 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500462 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500463#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000464#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500465#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
466 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600467 | BATL_PP_RW | BATL_CACHEINHIBIT \
468 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500469#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500470 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500471#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
472 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600473 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500474#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
475#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500476#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
477 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600478 | BATL_PP_RW | BATL_CACHEINHIBIT | \
479 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600480#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600481 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500482#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
483 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600484 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500486#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500487
Jon Loeliger20836d42006-05-19 13:22:44 -0500488/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600489 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500490 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500491#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
492 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600493 | BATL_PP_RW | BATL_CACHEINHIBIT \
494 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600495#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
496 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500497#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
498 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600499 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500501
Becky Bruce0bd25092008-11-06 17:37:35 -0600502#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
503#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
504 | BATL_PP_RW | BATL_CACHEINHIBIT \
505 | BATL_GUARDEDSTORAGE)
506#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
507 | BATU_BL_1M | BATU_VS | BATU_VP)
508#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
509 | BATL_PP_RW | BATL_CACHEINHIBIT)
510#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
511#endif
512
Jon Loeliger20836d42006-05-19 13:22:44 -0500513/*
Kumar Galae78f6652010-07-09 00:02:34 -0500514 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500515 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500516#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
517 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600518 | BATL_PP_RW | BATL_CACHEINHIBIT \
519 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500520#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600521 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500522#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
523 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600524 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200525#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500526
Jon Loeliger20836d42006-05-19 13:22:44 -0500527/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600528 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500529 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200530#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
531#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
532#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
533#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500534
Jon Loeliger20836d42006-05-19 13:22:44 -0500535/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600536 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500537 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500538#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
539 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600540 | BATL_PP_RW | BATL_CACHEINHIBIT \
541 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600542#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
543 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500544#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
545 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600546 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500548
Becky Bruce2a978672008-11-05 14:55:35 -0600549/* Map the last 1M of flash where we're running from reset */
550#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
551 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200552#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600553#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
554 | BATL_MEMCOHERENCE)
555#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
556
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600557/*
558 * BAT7 FREE - used later for tmp mappings
559 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200560#define CONFIG_SYS_DBAT7L 0x00000000
561#define CONFIG_SYS_DBAT7U 0x00000000
562#define CONFIG_SYS_IBAT7L 0x00000000
563#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500564
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500565/*
566 * Environment
567 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200568#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200569 #define CONFIG_ENV_IS_IN_FLASH 1
Scott Wood8a9f2e02015-04-15 16:13:48 -0500570 #define CONFIG_ENV_ADDR \
571 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200572 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500573#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200574 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500576#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600577#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500578
579#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581
Jon Loeliger46b6c792007-06-11 19:03:44 -0500582/*
Jon Loeligered26c742007-07-10 09:10:49 -0500583 * BOOTP options
584 */
585#define CONFIG_BOOTP_BOOTFILESIZE
586#define CONFIG_BOOTP_BOOTPATH
587#define CONFIG_BOOTP_GATEWAY
588#define CONFIG_BOOTP_HOSTNAME
589
Jon Loeligered26c742007-07-10 09:10:49 -0500590/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500591 * Command line configuration.
592 */
Becky Bruceb0b30942008-01-23 16:31:06 -0600593#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500594
Jon Loeliger46b6c792007-06-11 19:03:44 -0500595#if defined(CONFIG_PCI)
596 #define CONFIG_CMD_PCI
Simon Glass8706b812016-05-01 11:36:02 -0600597 #define CONFIG_SCSI
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500598#endif
599
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500600#undef CONFIG_WATCHDOG /* watchdog disabled */
601
602/*
603 * Miscellaneous configurable options
604 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200606#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500608
Jon Loeliger46b6c792007-06-11 19:03:44 -0500609#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500611#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200612 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500613#endif
614
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200615#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
616#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
617#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500618
619/*
620 * For booting Linux, the board info and command line data
621 * have to be in the first 8 MB of memory, since this is
622 * the maximum mapped by the Linux kernel during initialization.
623 */
Scott Wood0c431f72016-07-19 17:51:55 -0500624#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
625#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500626
Jon Loeliger46b6c792007-06-11 19:03:44 -0500627#if defined(CONFIG_CMD_KGDB)
628 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500629#endif
630
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500631/*
632 * Environment Configuration
633 */
634
Andy Fleming458c3892007-08-16 16:35:02 -0500635#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500636#define CONFIG_HAS_ETH1 1
637#define CONFIG_HAS_ETH2 1
638#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500639
Jon Loeliger4982cda2006-05-09 08:23:49 -0500640#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500641
642#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000643#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000644#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500645#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500646
Jon Loeliger465b9d82006-04-27 10:15:16 -0500647#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500648#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500649#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500650
Jon Loeliger465b9d82006-04-27 10:15:16 -0500651/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500652#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500653
Wolfgang Denka1be4762008-05-20 16:00:29 +0200654#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500655
656#define CONFIG_BAUDRATE 115200
657
Wolfgang Denka1be4762008-05-20 16:00:29 +0200658#define CONFIG_EXTRA_ENV_SETTINGS \
659 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200660 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200661 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200662 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
663 " +$filesize; " \
664 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
665 " +$filesize; " \
666 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
667 " $filesize; " \
668 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
669 " +$filesize; " \
670 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
671 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200672 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500673 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200674 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500675 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200676 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600677 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
678 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200679 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500680
Wolfgang Denka1be4762008-05-20 16:00:29 +0200681#define CONFIG_NFSBOOTCOMMAND \
682 "setenv bootargs root=/dev/nfs rw " \
683 "nfsroot=$serverip:$rootpath " \
684 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
685 "console=$consoledev,$baudrate $othbootargs;" \
686 "tftp $loadaddr $bootfile;" \
687 "tftp $fdtaddr $fdtfile;" \
688 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500689
Wolfgang Denka1be4762008-05-20 16:00:29 +0200690#define CONFIG_RAMBOOTCOMMAND \
691 "setenv bootargs root=/dev/ram rw " \
692 "console=$consoledev,$baudrate $othbootargs;" \
693 "tftp $ramdiskaddr $ramdiskfile;" \
694 "tftp $loadaddr $bootfile;" \
695 "tftp $fdtaddr $fdtfile;" \
696 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500697
698#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
699
700#endif /* __CONFIG_H */