blob: f738019b835750270a05ae3b5c2e85624d7d9043 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecca9f452013-12-30 18:26:14 -06002/*
3 * (C) Copyright 2013 Altera Corporation <www.altera.com>
Chin Liang Seecca9f452013-12-30 18:26:14 -06004 */
5
Simon Glass0f2af882020-05-10 11:40:05 -06006#include <log.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06007#include <asm/arch/clock_manager.h>
Chee Hong Ang439bf152020-12-24 18:21:04 +08008#include <asm/arch/secure_reg_helper.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06009#include <asm/arch/system_manager.h>
Marek Vasut26608602018-08-01 18:28:35 +020010#include <clk.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010011#include <dm.h>
12#include <dwmmc.h>
13#include <errno.h>
14#include <fdtdec.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Simon Glass9bc15642020-02-03 07:36:16 -070016#include <dm/device_compat.h>
Chee Hong Ang439bf152020-12-24 18:21:04 +080017#include <linux/intel-smc.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090018#include <linux/libfdt.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010019#include <linux/err.h>
20#include <malloc.h>
Ley Foon Tan5a694d02018-06-14 18:45:21 +080021#include <reset.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010022
23DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060024
Simon Glassa3a43202016-07-05 17:10:16 -060025struct socfpga_dwmci_plat {
26 struct mmc_config cfg;
27 struct mmc mmc;
28};
29
Marek Vasutae66f3c2015-11-30 20:41:04 +010030/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080031struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010032 struct dwmci_host host;
33 unsigned int drvsel;
34 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080035};
36
Ley Foon Tan5a694d02018-06-14 18:45:21 +080037static void socfpga_dwmci_reset(struct udevice *dev)
38{
39 struct reset_ctl_bulk reset_bulk;
40 int ret;
41
42 ret = reset_get_bulk(dev, &reset_bulk);
43 if (ret) {
44 dev_warn(dev, "Can't get reset: %d\n", ret);
45 return;
46 }
47
48 reset_deassert_bulk(&reset_bulk);
49}
50
Siew Chin Limc51e7e12020-12-24 18:21:03 +080051static int socfpga_dwmci_clksel(struct dwmci_host *host)
Chin Liang See48e7bf92015-11-26 09:43:43 +080052{
53 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060054 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
55 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060056
57 /* Disable SDMMC clock. */
Ley Foon Tan26695912019-11-08 10:38:21 +080058 clrbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
59 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Chin Liang Seecca9f452013-12-30 18:26:14 -060060
Chin Liang See48e7bf92015-11-26 09:43:43 +080061 debug("%s: drvsel %d smplsel %d\n", __func__,
62 priv->drvsel, priv->smplsel);
Chee Hong Ang439bf152020-12-24 18:21:04 +080063
64#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_ATF)
65 int ret;
66
67 ret = socfpga_secure_reg_write32(SOCFPGA_SECURE_REG_SYSMGR_SOC64_SDMMC,
68 sdmmc_mask);
69 if (ret) {
70 printf("DWMMC: Failed to set clksel via SMC call");
71 return ret;
72 }
73#else
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080074 writel(sdmmc_mask, socfpga_get_sysmgr_addr() + SYSMGR_SDMMC);
Chin Liang Seecca9f452013-12-30 18:26:14 -060075
76 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080077 readl(socfpga_get_sysmgr_addr() + SYSMGR_SDMMC));
Chee Hong Ang439bf152020-12-24 18:21:04 +080078#endif
Chin Liang Seecca9f452013-12-30 18:26:14 -060079
80 /* Enable SDMMC clock */
Ley Foon Tan26695912019-11-08 10:38:21 +080081 setbits_le32(socfpga_get_clkmgr_addr() + CLKMGR_PERPLL_EN,
82 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
Siew Chin Limc51e7e12020-12-24 18:21:03 +080083
84 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -060085}
86
Marek Vasut26608602018-08-01 18:28:35 +020087static int socfpga_dwmmc_get_clk_rate(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060088{
Marek Vasutae66f3c2015-11-30 20:41:04 +010089 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
90 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +020091#if CONFIG_IS_ENABLED(CLK)
92 struct clk clk;
93 int ret;
94
95 ret = clk_get_by_index(dev, 1, &clk);
96 if (ret)
97 return ret;
98
99 host->bus_hz = clk_get_rate(&clk);
Pavel Machek51d21132014-09-08 14:08:45 +0200100
Marek Vasut26608602018-08-01 18:28:35 +0200101#else
102 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
103 host->bus_hz = cm_get_mmc_controller_clk_hz();
104#endif
105 if (host->bus_hz == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +0100106 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +0200107 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600108 }
109
Marek Vasut26608602018-08-01 18:28:35 +0200110 return 0;
111}
112
Simon Glassaad29ae2020-12-03 16:55:21 -0700113static int socfpga_dwmmc_of_to_plat(struct udevice *dev)
Marek Vasut26608602018-08-01 18:28:35 +0200114{
115 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
116 struct dwmci_host *host = &priv->host;
117 int fifo_depth;
118
Simon Glassdd79d6e2017-01-17 16:52:55 -0700119 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100120 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +0200121 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +0100122 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +0200123 return -EINVAL;
124 }
125
Marek Vasutae66f3c2015-11-30 20:41:04 +0100126 host->name = dev->name;
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900127 host->ioaddr = dev_read_addr_ptr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700128 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100129 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -0600130 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100131
132 /*
133 * TODO(sjg@chromium.org): Remove the need for this hack.
134 * We only have one dwmmc block on gen5 SoCFPGA.
135 */
136 host->dev_index = 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600137 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +0200138 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700139 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100140 "drvsel", 3);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700141 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100142 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +0800143 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600144
Ley Foon Tane8708242021-04-26 13:17:46 +0800145 host->fifo_mode = dev_read_bool(dev, "fifo-mode");
146
Marek Vasutae66f3c2015-11-30 20:41:04 +0100147 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -0600148}
149
Marek Vasutae66f3c2015-11-30 20:41:04 +0100150static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200151{
Simon Glassa3a43202016-07-05 17:10:16 -0600152#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700153 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600154#endif
Marek Vasutae66f3c2015-11-30 20:41:04 +0100155 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
156 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
157 struct dwmci_host *host = &priv->host;
Marek Vasut26608602018-08-01 18:28:35 +0200158 int ret;
159
160 ret = socfpga_dwmmc_get_clk_rate(dev);
161 if (ret)
162 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600163
Ley Foon Tan5a694d02018-06-14 18:45:21 +0800164 socfpga_dwmci_reset(dev);
165
Simon Glassa3a43202016-07-05 17:10:16 -0600166#ifdef CONFIG_BLK
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900167 dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
Simon Glassa3a43202016-07-05 17:10:16 -0600168 host->mmc = &plat->mmc;
169#else
Marek Vasut17497232015-07-25 10:48:14 +0200170
Marek Vasutae66f3c2015-11-30 20:41:04 +0100171 ret = add_dwmci(host, host->bus_hz, 400000);
172 if (ret)
173 return ret;
Simon Glassa3a43202016-07-05 17:10:16 -0600174#endif
175 host->mmc->priv = &priv->host;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100176 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600177 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100178
Patrick Bruenn3eab2202018-03-06 09:07:23 +0100179 return dwmci_probe(dev);
Marek Vasut17497232015-07-25 10:48:14 +0200180}
181
Simon Glassa3a43202016-07-05 17:10:16 -0600182static int socfpga_dwmmc_bind(struct udevice *dev)
183{
184#ifdef CONFIG_BLK
Simon Glassfa20e932020-12-03 16:55:20 -0700185 struct socfpga_dwmci_plat *plat = dev_get_plat(dev);
Simon Glassa3a43202016-07-05 17:10:16 -0600186 int ret;
187
188 ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
189 if (ret)
190 return ret;
191#endif
192
193 return 0;
194}
195
Marek Vasutae66f3c2015-11-30 20:41:04 +0100196static const struct udevice_id socfpga_dwmmc_ids[] = {
197 { .compatible = "altr,socfpga-dw-mshc" },
198 { }
199};
Marek Vasut17497232015-07-25 10:48:14 +0200200
Marek Vasutae66f3c2015-11-30 20:41:04 +0100201U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
202 .name = "socfpga_dwmmc",
203 .id = UCLASS_MMC,
204 .of_match = socfpga_dwmmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700205 .of_to_plat = socfpga_dwmmc_of_to_plat,
Sylvain Lesne7083f912016-10-24 18:24:37 +0200206 .ops = &dm_dwmci_ops,
Simon Glassa3a43202016-07-05 17:10:16 -0600207 .bind = socfpga_dwmmc_bind,
Marek Vasutae66f3c2015-11-30 20:41:04 +0100208 .probe = socfpga_dwmmc_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700209 .priv_auto = sizeof(struct dwmci_socfpga_priv_data),
Simon Glass71fa5b42020-12-03 16:55:18 -0700210 .plat_auto = sizeof(struct socfpga_dwmci_plat),
Marek Vasutae66f3c2015-11-30 20:41:04 +0100211};