blob: 045d91149338f91ae84700bc4d3fe453eda1b647 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gangb4611ee2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000025#endif
26
Mingkai Huf354b532011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080028#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Huf354b532011-07-07 12:29:15 +080029
Mingkai Huf354b532011-07-07 12:29:15 +080030#ifndef CONFIG_RESET_VECTOR_ADDRESS
31#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
32#endif
33
34#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080035#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040036#define CONFIG_PCIE1 /* PCIE controller 1 */
37#define CONFIG_PCIE2 /* PCIE controller 2 */
38#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf354b532011-07-07 12:29:15 +080039
40#define CONFIG_SYS_SRIO
41#define CONFIG_SRIO1 /* SRIO port 1 */
42#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080043#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050044#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080045
Mingkai Huf354b532011-07-07 12:29:15 +080046#if defined(CONFIG_SPIFLASH)
Mingkai Huf354b532011-07-07 12:29:15 +080047#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000048 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Huf354b532011-07-07 12:29:15 +080049#endif
50
Shaohui Xieada02612011-09-13 17:55:11 +080051#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060052#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080053#endif
Mingkai Huf354b532011-07-07 12:29:15 +080054
55/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
58#define CONFIG_SYS_CACHE_STASHING
Mingkai Hufc25a552011-07-21 17:03:54 -050059#define CONFIG_BACKSIDE_L2_CACHE
60#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080061
62#define CONFIG_ENABLE_36BIT_PHYS
63
Mingkai Huf354b532011-07-07 12:29:15 +080064#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080065
66/*
67 * Config the L3 Cache as L3 SRAM
68 */
69#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
70#ifdef CONFIG_PHYS_64BIT
71#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
72 CONFIG_RAMBOOT_TEXT_BASE)
73#else
74#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
75#endif
76#define CONFIG_SYS_L3_SIZE (1024 << 10)
77#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
78
Mingkai Huf354b532011-07-07 12:29:15 +080079#ifdef CONFIG_PHYS_64BIT
80#define CONFIG_SYS_DCSRBAR 0xf0000000
81#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
82#endif
83
84/* EEPROM */
Mingkai Huf354b532011-07-07 12:29:15 +080085#define CONFIG_SYS_I2C_EEPROM_NXID
86#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Huf354b532011-07-07 12:29:15 +080087
88/*
89 * DDR Setup
90 */
91#define CONFIG_VERY_BIG_RAM
92#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
94
95#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Mingkai Huf354b532011-07-07 12:29:15 +080096
Mingkai Huf354b532011-07-07 12:29:15 +080097#define CONFIG_SYS_SPD_BUS_NUM 0
98#define SPD_EEPROM_ADDRESS 0x52
99#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
100
101/*
102 * Local Bus Definitions
103 */
104
105/* Set the local bus clock 1/8 of platform clock */
106#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
107
York Sun7664bfe2012-10-26 16:40:15 +0000108/*
109 * This board doesn't have a promjet connector.
110 * However, it uses commone corenet board LAW and TLB.
111 * It is necessary to use the same start address with proper offset.
112 */
113#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800114#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +0000115#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800116#else
117#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
118#endif
119
Shaohui Xief8c49c12012-02-28 23:28:07 +0000120#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sun7664bfe2012-10-26 16:40:15 +0000121 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
122 BR_PS_16 | BR_V)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000123#define CONFIG_SYS_FLASH_OR_PRELIM \
124 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
125 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Huf354b532011-07-07 12:29:15 +0800126
127#define CONFIG_FSL_CPLD
128#define CPLD_BASE 0xffdf0000 /* CPLD registers */
129#ifdef CONFIG_PHYS_64BIT
130#define CPLD_BASE_PHYS 0xfffdf0000ull
131#else
132#define CPLD_BASE_PHYS CPLD_BASE
133#endif
134
Mingkai Huf354b532011-07-07 12:29:15 +0800135#define PIXIS_LBMAP_SWITCH 7
136#define PIXIS_LBMAP_MASK 0xf0
137#define PIXIS_LBMAP_SHIFT 4
138#define PIXIS_LBMAP_ALTBANK 0x40
139
140#define CONFIG_SYS_FLASH_QUIET_TEST
141#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
142
Mingkai Huf354b532011-07-07 12:29:15 +0800143#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
144#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
145#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
146
147#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
148
149#if defined(CONFIG_RAMBOOT_PBL)
150#define CONFIG_SYS_RAMBOOT
151#endif
152
Shaohui Xief8c49c12012-02-28 23:28:07 +0000153/* Nand Flash */
154#ifdef CONFIG_NAND_FSL_ELBC
155#define CONFIG_SYS_NAND_BASE 0xffa00000
156#ifdef CONFIG_PHYS_64BIT
157#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
158#else
159#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
160#endif
161
162#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
163#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000164
165/* NAND flash config */
166#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
167 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
168 | BR_PS_8 /* Port Size = 8 bit */ \
169 | BR_MS_FCM /* MSEL = FCM */ \
170 | BR_V) /* valid */
171#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
172 | OR_FCM_PGS /* Large Page*/ \
173 | OR_FCM_CSCT \
174 | OR_FCM_CST \
175 | OR_FCM_CHT \
176 | OR_FCM_SCY_1 \
177 | OR_FCM_TRLX \
178 | OR_FCM_EHTR)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000179#endif /* CONFIG_NAND_FSL_ELBC */
180
Mingkai Huf354b532011-07-07 12:29:15 +0800181#define CONFIG_SYS_FLASH_EMPTY_INFO
York Sun7664bfe2012-10-26 16:40:15 +0000182#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800183
Mingkai Huf354b532011-07-07 12:29:15 +0800184#define CONFIG_HWCONFIG
185
186/* define to use L1 as initial stack */
187#define CONFIG_L1_INIT_RAM
188#define CONFIG_SYS_INIT_RAM_LOCK
189#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
190#ifdef CONFIG_PHYS_64BIT
191#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
192#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
193/* The assembler doesn't like typecast */
194#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
195 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
196 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
197#else
198#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
199#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
200#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
201#endif
202#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
203
204#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
205 GENERATED_GBL_DATA_SIZE)
206#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
207
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530208#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800209
210/* Serial Port - controlled on board with jumper J8
211 * open - index 2
212 * shorted - index 1
213 */
Mingkai Huf354b532011-07-07 12:29:15 +0800214#define CONFIG_SYS_NS16550_SERIAL
215#define CONFIG_SYS_NS16550_REG_SIZE 1
216#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
217
218#define CONFIG_SYS_BAUDRATE_TABLE \
219 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
220
221#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
222#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
223#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
224#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
225
Mingkai Huf354b532011-07-07 12:29:15 +0800226/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800227
Mingkai Huf354b532011-07-07 12:29:15 +0800228
229/*
230 * RapidIO
231 */
232#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
233#ifdef CONFIG_PHYS_64BIT
234#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
235#else
236#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
237#endif
238#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
239
240#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
241#ifdef CONFIG_PHYS_64BIT
242#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
243#else
244#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
245#endif
246#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
247
248/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000249 * for slave u-boot IMAGE instored in master memory space,
250 * PHYS must be aligned based on the SIZE
251 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800252#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
253#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
254#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
255#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000256/*
257 * for slave UCODE and ENV instored in master memory space,
258 * PHYS must be aligned based on the SIZE
259 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800260#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000261#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
262#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000263
264/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000265#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
266#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000267
268/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000269 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000270 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000271#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
272#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
273#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
274 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000275#endif
276
277/*
Mingkai Huf354b532011-07-07 12:29:15 +0800278 * eSPI - Enhanced SPI
279 */
Mingkai Huf354b532011-07-07 12:29:15 +0800280
281/*
282 * General PCI
283 * Memory space is mapped 1-1, but I/O space must start from 0.
284 */
285
286/* controller 1, direct to uli, tgtid 3, Base address 20000 */
287#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Huf354b532011-07-07 12:29:15 +0800288#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800289#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Huf354b532011-07-07 12:29:15 +0800290#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800291
292/* controller 2, Slot 2, tgtid 2, Base address 201000 */
293#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800294#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800295#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Huf354b532011-07-07 12:29:15 +0800296#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800297
298/* controller 3, Slot 1, tgtid 1, Base address 202000 */
299#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800300#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800301#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Huf354b532011-07-07 12:29:15 +0800302#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800303
304/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800305#define CONFIG_SYS_BMAN_NUM_PORTALS 10
306#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
307#ifdef CONFIG_PHYS_64BIT
308#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
309#else
310#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
311#endif
312#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500313#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
314#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
315#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
316#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
317#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
318 CONFIG_SYS_BMAN_CENA_SIZE)
319#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
320#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800321#define CONFIG_SYS_QMAN_NUM_PORTALS 10
322#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
325#else
326#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
327#endif
328#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500329#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
330#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
331#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
332#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
333#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
334 CONFIG_SYS_QMAN_CENA_SIZE)
335#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
336#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800337
338#define CONFIG_SYS_DPAA_FMAN
339#define CONFIG_SYS_DPAA_PME
Timur Tabi275f4bb2011-11-22 09:21:25 -0600340#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Huf354b532011-07-07 12:29:15 +0800341
Mingkai Huf354b532011-07-07 12:29:15 +0800342#ifdef CONFIG_PCI
Mingkai Huf354b532011-07-07 12:29:15 +0800343#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Huf354b532011-07-07 12:29:15 +0800344#endif /* CONFIG_PCI */
345
Mingkai Hu9e062062011-07-27 09:55:51 +0800346/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000347#define CONFIG_FSL_SATA_V2
348
349#ifdef CONFIG_FSL_SATA_V2
Mingkai Hu9e062062011-07-27 09:55:51 +0800350#define CONFIG_SATA1
351#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
352#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
353#define CONFIG_SATA2
354#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
355#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
356
357#define CONFIG_LBA48
Mingkai Hu9e062062011-07-27 09:55:51 +0800358#endif
359
Mingkai Huf354b532011-07-07 12:29:15 +0800360#ifdef CONFIG_FMAN_ENET
361#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
362#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
363#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
364#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
365#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
366
367#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
368#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
369#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
370#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
371
Mingkai Hu4c46d822011-07-19 16:20:13 +0800372#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
373
Mingkai Huf354b532011-07-07 12:29:15 +0800374#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800375#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Huf354b532011-07-07 12:29:15 +0800376#endif
377
378/*
379 * Environment
380 */
381#define CONFIG_LOADS_ECHO /* echo on for serial download */
382#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
383
384/*
Mingkai Huf354b532011-07-07 12:29:15 +0800385* USB
386*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000387#define CONFIG_HAS_FSL_DR_USB
388#define CONFIG_HAS_FSL_MPH_USB
389
390#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Huf354b532011-07-07 12:29:15 +0800391#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000392#endif
393
Mingkai Huf354b532011-07-07 12:29:15 +0800394#ifdef CONFIG_MMC
Mingkai Huf354b532011-07-07 12:29:15 +0800395#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
396#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Huf354b532011-07-07 12:29:15 +0800397#endif
398
399/*
400 * Miscellaneous configurable options
401 */
Mingkai Huf354b532011-07-07 12:29:15 +0800402
403/*
404 * For booting Linux, the board info and command line data
405 * have to be in the first 64 MB of memory, since this is
406 * the maximum mapped by the Linux kernel during initialization.
407 */
408#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
409#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
410
Mingkai Huf354b532011-07-07 12:29:15 +0800411/*
412 * Environment Configuration
413 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000414#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Huf354b532011-07-07 12:29:15 +0800415#define CONFIG_UBOOTPATH u-boot.bin
416
Mingkai Huf354b532011-07-07 12:29:15 +0800417#define __USB_PHY_TYPE utmi
418
419#define CONFIG_EXTRA_ENV_SETTINGS \
420 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
421 "bank_intlv=cs0_cs1\0" \
422 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200423 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
424 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800425 "tftpflash=tftpboot $loadaddr $uboot && " \
426 "protect off $ubootaddr +$filesize && " \
427 "erase $ubootaddr +$filesize && " \
428 "cp.b $loadaddr $ubootaddr $filesize && " \
429 "protect on $ubootaddr +$filesize && " \
430 "cmp.b $loadaddr $ubootaddr $filesize\0" \
431 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200432 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800433 "usb_dr_mode=host\0" \
434 "ramdiskaddr=2000000\0" \
435 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500436 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800437 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500438 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800439
Mingkai Huf354b532011-07-07 12:29:15 +0800440#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800441
Mingkai Huf354b532011-07-07 12:29:15 +0800442#endif /* __CONFIG_H */