blob: f74ad628fee7cbd211da44ebb06d26cffe243f3d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun443108bf2016-11-17 13:52:44 -080015#if defined(CONFIG_TARGET_P1020RDB_PC)
Li Yang5f999732011-07-26 09:50:46 -050016#define CONFIG_VSC7385_ENET
17#define CONFIG_SLIC
18#define __SW_BOOT_MASK 0x03
19#define __SW_BOOT_NOR 0x5c
20#define __SW_BOOT_SPI 0x1c
21#define __SW_BOOT_SD 0x9c
22#define __SW_BOOT_NAND 0xec
23#define __SW_BOOT_PCIE 0x6c
Pali Rohár108bfdc2022-04-07 12:16:22 +020024#define __SW_NOR_BANK_MASK 0xfd
25#define __SW_NOR_BANK_UP 0x00
26#define __SW_NOR_BANK_LO 0x02
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080030/*
31 * P1020RDB-PD board has user selectable switches for evaluating different
32 * frequency and boot options for the P1020 device. The table that
33 * follow describe the available options. The front six binary number was in
34 * accordance with SW3[1:6].
35 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
36 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
37 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
38 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
39 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
40 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
41 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
42 */
York Sun06732382016-11-17 13:53:33 -080043#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044#define CONFIG_VSC7385_ENET
45#define CONFIG_SLIC
46#define __SW_BOOT_MASK 0x03
47#define __SW_BOOT_NOR 0x64
48#define __SW_BOOT_SPI 0x34
49#define __SW_BOOT_SD 0x24
50#define __SW_BOOT_NAND 0x44
51#define __SW_BOOT_PCIE 0x74
Pali Rohár108bfdc2022-04-07 12:16:22 +020052#define __SW_NOR_BANK_MASK 0xfd
53#define __SW_NOR_BANK_UP 0x00
54#define __SW_NOR_BANK_LO 0x02
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080055#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080056/*
57 * Dynamic MTD Partition support with mtdparts
58 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080059#endif
60
York Sun9c01ff22016-11-17 14:19:18 -080061#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -050062#define CONFIG_VSC7385_ENET
63#define __SW_BOOT_MASK 0x03
64#define __SW_BOOT_NOR 0xc8
65#define __SW_BOOT_SPI 0x28
Pali Rohár521973b2022-04-07 12:16:15 +020066#define __SW_BOOT_SD 0x68
67#define __SW_BOOT_SD2 0x18
Li Yang5f999732011-07-26 09:50:46 -050068#define __SW_BOOT_NAND 0xe8
69#define __SW_BOOT_PCIE 0xa8
Pali Rohár108bfdc2022-04-07 12:16:22 +020070#define __SW_NOR_BANK_MASK 0xfd
71#define __SW_NOR_BANK_UP 0x00
72#define __SW_NOR_BANK_LO 0x02
Scott Wood03fedda2012-10-12 18:02:24 -050073#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080074/*
75 * Dynamic MTD Partition support with mtdparts
76 */
Li Yang5f999732011-07-26 09:50:46 -050077#endif
78
79#ifdef CONFIG_SDCARD
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053080#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080081#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
82#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080083#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080084#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Tom Rinia73788c2021-09-22 14:50:37 -040085#elif defined(CONFIG_SPIFLASH)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053086#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080087#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
88#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080089#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080090#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Tom Rinia73788c2021-09-22 14:50:37 -040091#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +080092#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +080093#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053094#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +080095#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
96#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangb8b404d2013-09-06 17:30:58 +080097#elif defined(CONFIG_SPL_BUILD)
Ying Zhangb8b404d2013-09-06 17:30:58 +080098#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
99#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
100#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
Pali Rohár7e814162022-04-25 14:21:20 +0530101#else
102#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
103#define CONFIG_SYS_MPC85XX_NO_RESETVEC
104#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800105#endif /* not CONFIG_TPL_BUILD */
Li Yang5f999732011-07-26 09:50:46 -0500106#endif
107
Li Yang5f999732011-07-26 09:50:46 -0500108#ifndef CONFIG_RESET_VECTOR_ADDRESS
109#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
110#endif
111
Robert P. J. Daya8099812016-05-03 19:52:49 -0400112#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
113#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500114
Li Yang5f999732011-07-26 09:50:46 -0500115#define CONFIG_LBA48
116
Li Yang5f999732011-07-26 09:50:46 -0500117#define CONFIG_HWCONFIG
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_L2_CACHE
Li Yang5f999732011-07-26 09:50:46 -0500122
Li Yang5f999732011-07-26 09:50:46 -0500123#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500124
Li Yang5f999732011-07-26 09:50:46 -0500125#define CONFIG_SYS_CCSRBAR 0xffe00000
126#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
127
Li Yang5f999732011-07-26 09:50:46 -0500128/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000129#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500130#define CONFIG_SYS_SPD_BUS_NUM 1
131#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500132
Priyanka Jainb1d24412020-09-21 11:56:39 +0530133#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500134#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
Li Yang5f999732011-07-26 09:50:46 -0500135#else
136#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
Li Yang5f999732011-07-26 09:50:46 -0500137#endif
138#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
139#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
140#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
141
Li Yang5f999732011-07-26 09:50:46 -0500142/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800143#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500144#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
145#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
146#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
147#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
148#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
149#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
150
151#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
152#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
153#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
154#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
155
156#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
157#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
158#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
159#define CONFIG_SYS_DDR_RCW_1 0x00000000
160#define CONFIG_SYS_DDR_RCW_2 0x00000000
161#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
162#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
163#define CONFIG_SYS_DDR_TIMING_4 0x00220001
164#define CONFIG_SYS_DDR_TIMING_5 0x03402400
165
166#define CONFIG_SYS_DDR_TIMING_3 0x00020000
167#define CONFIG_SYS_DDR_TIMING_0 0x00330004
168#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
169#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
170#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
171#define CONFIG_SYS_DDR_MODE_1 0x40461520
172#define CONFIG_SYS_DDR_MODE_2 0x8000c000
173#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
174#endif
175
Li Yang5f999732011-07-26 09:50:46 -0500176/*
177 * Memory map
178 *
Scott Wood5e621872012-10-02 19:35:18 -0500179 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500180 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500181 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500182 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
183 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500184 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
185 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
186 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
187 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500188 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500189 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500190 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500191 */
192
Li Yang5f999732011-07-26 09:50:46 -0500193/*
194 * Local Bus Definitions
195 */
Priyanka Jainb1d24412020-09-21 11:56:39 +0530196#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500197#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
198#define CONFIG_SYS_FLASH_BASE 0xec000000
Li Yang5f999732011-07-26 09:50:46 -0500199#else
200#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
201#define CONFIG_SYS_FLASH_BASE 0xef000000
202#endif
203
Li Yang5f999732011-07-26 09:50:46 -0500204#ifdef CONFIG_PHYS_64BIT
205#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
206#else
207#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
208#endif
209
Timur Tabib56570c2012-07-06 07:39:26 +0000210#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500211 | BR_PS_16 | BR_V)
212
213#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
214
215#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
216#define CONFIG_SYS_FLASH_QUIET_TEST
217#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
218
Li Yang5f999732011-07-26 09:50:46 -0500219#undef CONFIG_SYS_FLASH_CHECKSUM
220#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
221#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
222
Li Yang5f999732011-07-26 09:50:46 -0500223#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500224
225/* Nand Flash */
226#ifdef CONFIG_NAND_FSL_ELBC
227#define CONFIG_SYS_NAND_BASE 0xff800000
228#ifdef CONFIG_PHYS_64BIT
229#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
230#else
231#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
232#endif
233
234#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
235#define CONFIG_SYS_MAX_NAND_DEVICE 1
Li Yang5f999732011-07-26 09:50:46 -0500236
Timur Tabib56570c2012-07-06 07:39:26 +0000237#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500238 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
239 | BR_PS_8 /* Port Size = 8 bit */ \
240 | BR_MS_FCM /* MSEL = FCM */ \
241 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800242#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800243#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
244 | OR_FCM_PGS /* Large Page*/ \
245 | OR_FCM_CSCT \
246 | OR_FCM_CST \
247 | OR_FCM_CHT \
248 | OR_FCM_SCY_1 \
249 | OR_FCM_TRLX \
250 | OR_FCM_EHTR)
251#else
Li Yang5f999732011-07-26 09:50:46 -0500252#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
253 | OR_FCM_CSCT \
254 | OR_FCM_CST \
255 | OR_FCM_CHT \
256 | OR_FCM_SCY_1 \
257 | OR_FCM_TRLX \
258 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800259#endif
Li Yang5f999732011-07-26 09:50:46 -0500260#endif /* CONFIG_NAND_FSL_ELBC */
261
Li Yang5f999732011-07-26 09:50:46 -0500262#define CONFIG_SYS_INIT_RAM_LOCK
263#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
264#ifdef CONFIG_PHYS_64BIT
265#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
266#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
267/* The assembler doesn't like typecast */
268#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
269 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
270 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
271#else
272/* Initial L1 address */
273#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
274#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
275#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
276#endif
277/* Size of used area in RAM */
278#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
279
Tom Rini55f37562022-05-24 14:14:02 -0400280#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500281
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530282#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500283
284#define CONFIG_SYS_CPLD_BASE 0xffa00000
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
287#else
288#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
289#endif
290/* CPLD config size: 1Mb */
Li Yang5f999732011-07-26 09:50:46 -0500291
292#define CONFIG_SYS_PMC_BASE 0xff980000
293#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
294#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
295 BR_PS_8 | BR_V)
296#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
297 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
298 OR_GPCM_EAD)
299
Li Yang5f999732011-07-26 09:50:46 -0500300/* Vsc7385 switch */
301#ifdef CONFIG_VSC7385_ENET
Pali Rohár3cac1972022-04-07 12:16:20 +0200302#define __VSCFW_ADDR "vscfw_addr=ef000000\0"
Li Yang5f999732011-07-26 09:50:46 -0500303#define CONFIG_SYS_VSC7385_BASE 0xffb00000
304
305#ifdef CONFIG_PHYS_64BIT
306#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
307#else
308#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
309#endif
310
311#define CONFIG_SYS_VSC7385_BR_PRELIM \
312 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
313#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
314 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
315 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
316
Li Yang5f999732011-07-26 09:50:46 -0500317/* The size of the VSC7385 firmware image */
318#define CONFIG_VSC7385_IMAGE_SIZE 8192
319#endif
320
Pali Rohár3cac1972022-04-07 12:16:20 +0200321#ifndef __VSCFW_ADDR
322#define __VSCFW_ADDR ""
323#endif
324
Ying Zhang28027d72013-09-06 17:30:56 +0800325/*
326 * Config the L2 Cache as L2 SRAM
327*/
328#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800329#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800330#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
331#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
332#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Miquel Raynald0935362019-10-03 19:50:03 +0200333#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800334#ifdef CONFIG_TPL_BUILD
335#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
336#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
337#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800338#else
339#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
340#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
341#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800342#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800343#endif
344#endif
345
Li Yang5f999732011-07-26 09:50:46 -0500346/* Serial Port - controlled on board with jumper J8
347 * open - index 2
348 * shorted - index 1
349 */
Li Yang5f999732011-07-26 09:50:46 -0500350#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Tom Rini6b15c162022-05-13 12:26:35 -0400354#if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500355#define CONFIG_NS16550_MIN_FUNCTIONS
356#endif
357
358#define CONFIG_SYS_BAUDRATE_TABLE \
359 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
360
361#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
362#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
363
Li Yang5f999732011-07-26 09:50:46 -0500364/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200365#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200366#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800367#endif
368
Li Yang5f999732011-07-26 09:50:46 -0500369#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
370
371/*
372 * I2C2 EEPROM
373 */
Li Yang5f999732011-07-26 09:50:46 -0500374
375#define CONFIG_RTC_PT7C4338
376#define CONFIG_SYS_I2C_RTC_ADDR 0x68
377#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
378
379/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500380
Li Yang5f999732011-07-26 09:50:46 -0500381#if defined(CONFIG_PCI)
382/*
383 * General PCI
384 * Memory space is mapped 1-1, but I/O space must start from 0.
385 */
386
387/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500388#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
389#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500390#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
391#else
Li Yang5f999732011-07-26 09:50:46 -0500392#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
393#endif
Li Yang5f999732011-07-26 09:50:46 -0500394#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500395#ifdef CONFIG_PHYS_64BIT
396#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
397#else
398#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
399#endif
Li Yang5f999732011-07-26 09:50:46 -0500400
401/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500402#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
403#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500404#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
405#else
Li Yang5f999732011-07-26 09:50:46 -0500406#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
407#endif
Li Yang5f999732011-07-26 09:50:46 -0500408#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500409#ifdef CONFIG_PHYS_64BIT
410#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
411#else
412#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
413#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000414
Li Yang5f999732011-07-26 09:50:46 -0500415#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500416#endif /* CONFIG_PCI */
417
418#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500419#define CONFIG_TSEC1
420#define CONFIG_TSEC1_NAME "eTSEC1"
421#define CONFIG_TSEC2
422#define CONFIG_TSEC2_NAME "eTSEC2"
423#define CONFIG_TSEC3
424#define CONFIG_TSEC3_NAME "eTSEC3"
425
426#define TSEC1_PHY_ADDR 2
427#define TSEC2_PHY_ADDR 0
428#define TSEC3_PHY_ADDR 1
429
430#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
431#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
432#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
433
434#define TSEC1_PHYIDX 0
435#define TSEC2_PHYIDX 0
436#define TSEC3_PHYIDX 0
Li Yang5f999732011-07-26 09:50:46 -0500437#endif /* CONFIG_TSEC_ENET */
438
Li Yang5f999732011-07-26 09:50:46 -0500439/*
440 * Environment
441 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500442#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000443#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200444#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500445#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800446#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500447#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800448#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500449#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500450#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500451#endif
452
453#define CONFIG_LOADS_ECHO /* echo on for serial download */
454#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
455
456/*
Li Yang5f999732011-07-26 09:50:46 -0500457 * USB
458 */
459#define CONFIG_HAS_FSL_DR_USB
460
461#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400462#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500463#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Li Yang5f999732011-07-26 09:50:46 -0500464#endif
465#endif
466
York Sun06732382016-11-17 13:53:33 -0800467#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530468#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
469#endif
470
Li Yang5f999732011-07-26 09:50:46 -0500471#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500472#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500473#endif
474
Li Yang5f999732011-07-26 09:50:46 -0500475/*
476 * Miscellaneous configurable options
477 */
Li Yang5f999732011-07-26 09:50:46 -0500478
479/*
480 * For booting Linux, the board info and command line data
481 * have to be in the first 64 MB of memory, since this is
482 * the maximum mapped by the Linux kernel during initialization.
483 */
484#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
485#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
486
Li Yang5f999732011-07-26 09:50:46 -0500487/*
488 * Environment Configuration
489 */
Mario Six790d8442018-03-28 14:38:20 +0200490#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000491#define CONFIG_ROOTPATH "/opt/nfsroot"
Li Yang5f999732011-07-26 09:50:46 -0500492#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
493
Li Yang5f999732011-07-26 09:50:46 -0500494#ifdef __SW_BOOT_NOR
495#define __NOR_RST_CMD \
Pali Rohárb9d2a692022-04-07 12:16:21 +0200496norboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_NOR 1; \
497i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
Li Yang5f999732011-07-26 09:50:46 -0500498#endif
499#ifdef __SW_BOOT_SPI
500#define __SPI_RST_CMD \
Pali Rohárb9d2a692022-04-07 12:16:21 +0200501spiboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_SPI 1; \
502i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
Li Yang5f999732011-07-26 09:50:46 -0500503#endif
504#ifdef __SW_BOOT_SD
505#define __SD_RST_CMD \
Pali Rohárb9d2a692022-04-07 12:16:21 +0200506sdboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_SD 1; \
507i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
Li Yang5f999732011-07-26 09:50:46 -0500508#endif
509#ifdef __SW_BOOT_NAND
510#define __NAND_RST_CMD \
Pali Rohárb9d2a692022-04-07 12:16:21 +0200511nandboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_NAND 1; \
512i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
Li Yang5f999732011-07-26 09:50:46 -0500513#endif
514#ifdef __SW_BOOT_PCIE
515#define __PCIE_RST_CMD \
Pali Rohárb9d2a692022-04-07 12:16:21 +0200516pciboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_PCIE 1; \
517i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
Li Yang5f999732011-07-26 09:50:46 -0500518#endif
519
520#define CONFIG_EXTRA_ENV_SETTINGS \
521"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200522"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500523"loadaddr=1000000\0" \
524"bootfile=uImage\0" \
525"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200526 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
527 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
528 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
529 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
530 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500531"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
532"consoledev=ttyS0\0" \
533"ramdiskaddr=2000000\0" \
534"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500535"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500536"bdev=sda1\0" \
537"jffs2nor=mtdblock3\0" \
538"norbootaddr=ef080000\0" \
539"norfdtaddr=ef040000\0" \
540"jffs2nand=mtdblock9\0" \
541"nandbootaddr=100000\0" \
542"nandfdtaddr=80000\0" \
543"ramdisk_size=120000\0" \
Pali Rohár3cac1972022-04-07 12:16:20 +0200544__VSCFW_ADDR \
Pali Rohár108bfdc2022-04-07 12:16:22 +0200545"map_lowernorbank=i2c dev "__stringify(CONFIG_SYS_SPD_BUS_NUM)"; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 1 "__stringify(__SW_NOR_BANK_LO)" 1; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 3 "__stringify(__SW_NOR_BANK_MASK)" 1\0" \
546"map_uppernorbank=i2c dev "__stringify(CONFIG_SYS_SPD_BUS_NUM)"; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 1 "__stringify(__SW_NOR_BANK_UP)" 1; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 3 "__stringify(__SW_NOR_BANK_MASK)" 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200547__stringify(__NOR_RST_CMD)"\0" \
548__stringify(__SPI_RST_CMD)"\0" \
549__stringify(__SD_RST_CMD)"\0" \
550__stringify(__NAND_RST_CMD)"\0" \
551__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500552
Li Yang5f999732011-07-26 09:50:46 -0500553#define CONFIG_USB_FAT_BOOT \
554"setenv bootargs root=/dev/ram rw " \
555"console=$consoledev,$baudrate $othbootargs " \
556"ramdisk_size=$ramdisk_size;" \
557"usb start;" \
558"fatload usb 0:2 $loadaddr $bootfile;" \
559"fatload usb 0:2 $fdtaddr $fdtfile;" \
560"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
561"bootm $loadaddr $ramdiskaddr $fdtaddr"
562
563#define CONFIG_USB_EXT2_BOOT \
564"setenv bootargs root=/dev/ram rw " \
565"console=$consoledev,$baudrate $othbootargs " \
566"ramdisk_size=$ramdisk_size;" \
567"usb start;" \
568"ext2load usb 0:4 $loadaddr $bootfile;" \
569"ext2load usb 0:4 $fdtaddr $fdtfile;" \
570"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
571"bootm $loadaddr $ramdiskaddr $fdtaddr"
572
573#define CONFIG_NORBOOT \
574"setenv bootargs root=/dev/$jffs2nor rw " \
575"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
576"bootm $norbootaddr - $norfdtaddr"
577
Li Yang5f999732011-07-26 09:50:46 -0500578#endif /* __CONFIG_H */