blob: 000f8f62d62716de320909612945c1b812901f10 [file] [log] [blame]
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05001/*
2 * Copyright 2007-2008 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8572ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Gala0d899ab2009-09-10 16:23:45 -050030#ifdef CONFIG_MK_36BIT
31#define CONFIG_PHYS_64BIT
32#endif
33
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050034/* High Level Configuration Options */
35#define CONFIG_BOOKE 1 /* BOOKE */
36#define CONFIG_E500 1 /* BOOKE e500 family */
37#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
38#define CONFIG_MPC8572 1
39#define CONFIG_MPC8572DS 1
40#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050041
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060042#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050043#define CONFIG_PCI 1 /* Enable PCI/PCIE */
44#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
45#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
46#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
47#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
48#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050049#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050050
51#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
52
53#define CONFIG_TSEC_ENET /* tsec ethernet support */
54#define CONFIG_ENV_OVERWRITE
55
56/*
57 * When initializing flash, if we cannot find the manufacturer ID,
58 * assume this is the AMD flash associated with the CDS board.
59 * This allows booting from a promjet.
60 */
61#define CONFIG_ASSUME_AMD_FLASH
62
63#ifndef __ASSEMBLY__
64extern unsigned long get_board_sys_clk(unsigned long dummy);
65extern unsigned long get_board_ddr_clk(unsigned long dummy);
66#endif
67#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
68#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
Haiying Wangbcf35e52008-10-03 12:37:41 -040069#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050070#define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
71 from ICS307 instead of switches */
72
73/*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76#define CONFIG_L2_CACHE /* toggle L2 cache */
77#define CONFIG_BTB /* toggle branch predition */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050078
79#define CONFIG_ENABLE_36BIT_PHYS 1
80
Kumar Galae0f97412009-01-23 14:22:14 -060081#ifdef CONFIG_PHYS_64BIT
82#define CONFIG_ADDR_MAP 1
83#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
84#endif
85
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
87#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050088#define CONFIG_PANIC_HANG /* do not reset board on panic */
89
90/*
91 * Base addresses -- Note these are effective addresses where the
92 * actual resources get mapped (not physical addresses)
93 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
95#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galae0f97412009-01-23 14:22:14 -060096#ifdef CONFIG_PHYS_64BIT
97#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
98#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
Kumar Galae0f97412009-01-23 14:22:14 -0600100#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
104#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
105#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500106
107/* DDR Setup */
Haiying Wangfac0b5d2009-01-13 16:29:28 -0500108#define CONFIG_SYS_DDR_TLB_START 9
Kumar Gala6630ffb2009-02-06 09:56:35 -0600109#define CONFIG_VERY_BIG_RAM
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500110#define CONFIG_FSL_DDR2
111#undef CONFIG_FSL_DDR_INTERACTIVE
112#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
113#define CONFIG_DDR_SPD
114#undef CONFIG_DDR_DLL
115
Dave Liud3ca1242008-10-28 17:53:38 +0800116#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500117#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500121
122#define CONFIG_NUM_DDR_CONTROLLERS 2
123#define CONFIG_DIMM_SLOTS_PER_CTLR 1
124#define CONFIG_CHIP_SELECTS_PER_CTRL 2
125
126/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500128#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
129#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
130
131/* These are used when DDR doesn't use SPD. */
Dave Liu6b78b162008-11-28 20:16:58 +0800132#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
133#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
134#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
135#define CONFIG_SYS_DDR_TIMING_3 0x00020000
136#define CONFIG_SYS_DDR_TIMING_0 0x00260802
137#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
138#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
139#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800141#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liu6b78b162008-11-28 20:16:58 +0800143#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
144#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800146#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
147#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
150#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
151#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500152
153/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500154 * Make sure required options are set
155 */
156#ifndef CONFIG_SPD_EEPROM
157#error ("CONFIG_SPD_EEPROM is required")
158#endif
159
160#undef CONFIG_CLOCKS_IN_MHZ
161
162/*
163 * Memory map
164 *
165 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
166 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
167 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
168 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
169 *
170 * Localbus cacheable (TBD)
171 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
172 *
173 * Localbus non-cacheable
174 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
175 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100176 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500177 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
178 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
179 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
180 */
181
182/*
183 * Local Bus Definitions
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galae0f97412009-01-23 14:22:14 -0600186#ifdef CONFIG_PHYS_64BIT
187#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
188#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600189#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600190#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500191
Kumar Gala4be8b572008-12-02 14:19:34 -0600192#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
193#define CONFIG_SYS_OR0_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500194
Kumar Gala4be8b572008-12-02 14:19:34 -0600195#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
196#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500197
Kumar Galae0f97412009-01-23 14:22:14 -0600198#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500200#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
203#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
204#undef CONFIG_SYS_FLASH_CHECKSUM
205#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
206#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500209
210#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI
212#define CONFIG_SYS_FLASH_EMPTY_INFO
213#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500214
215#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
216
217#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
218#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galae0f97412009-01-23 14:22:14 -0600219#ifdef CONFIG_PHYS_64BIT
220#define PIXIS_BASE_PHYS 0xfffdf0000ull
221#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600222#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600223#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500224
Kumar Gala0f492b42008-12-02 14:19:33 -0600225#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500227
228#define PIXIS_ID 0x0 /* Board ID at offset 0 */
229#define PIXIS_VER 0x1 /* Board version at offset 1 */
230#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
231#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
232#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
233#define PIXIS_PWR 0x5 /* PIXIS Power status register */
234#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
235#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
236#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
237#define PIXIS_VCTL 0x10 /* VELA Control Register */
238#define PIXIS_VSTAT 0x11 /* VELA Status Register */
239#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
240#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
241#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
242#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500243#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
244#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
245#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
246#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
247#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500248#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
249#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
250#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
251#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
252#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
253#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
254#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
255#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
256#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
257#define PIXIS_VWATCH 0x24 /* Watchdog Register */
258#define PIXIS_LED 0x25 /* LED Register */
259
260/* old pixis referenced names */
261#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
262#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yuc49bce42008-10-10 11:40:59 +0800264#define PIXIS_VSPEED2_TSEC1SER 0x8
265#define PIXIS_VSPEED2_TSEC2SER 0x4
266#define PIXIS_VSPEED2_TSEC3SER 0x2
267#define PIXIS_VSPEED2_TSEC4SER 0x1
268#define PIXIS_VCFGEN1_TSEC1SER 0x20
269#define PIXIS_VCFGEN1_TSEC2SER 0x20
270#define PIXIS_VCFGEN1_TSEC3SER 0x20
271#define PIXIS_VCFGEN1_TSEC4SER 0x20
272#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
273 | PIXIS_VSPEED2_TSEC2SER \
274 | PIXIS_VSPEED2_TSEC3SER \
275 | PIXIS_VSPEED2_TSEC4SER)
276#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
277 | PIXIS_VCFGEN1_TSEC2SER \
278 | PIXIS_VCFGEN1_TSEC3SER \
279 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_INIT_RAM_LOCK 1
282#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
283#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
286#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
287#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
290#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500291
Haiying Wang9fce13f2008-10-29 13:32:59 -0400292#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Galae0f97412009-01-23 14:22:14 -0600293#ifdef CONFIG_PHYS_64BIT
294#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
295#else
Haiying Wang9fce13f2008-10-29 13:32:59 -0400296#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600297#endif
Haiying Wang9fce13f2008-10-29 13:32:59 -0400298#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
299 CONFIG_SYS_NAND_BASE + 0x40000, \
300 CONFIG_SYS_NAND_BASE + 0x80000,\
301 CONFIG_SYS_NAND_BASE + 0xC0000}
302#define CONFIG_SYS_MAX_NAND_DEVICE 4
Haiying Wang9fce13f2008-10-29 13:32:59 -0400303#define CONFIG_MTD_NAND_VERIFY_WRITE
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100304#define CONFIG_CMD_NAND 1
305#define CONFIG_NAND_FSL_ELBC 1
Haiying Wang9fce13f2008-10-29 13:32:59 -0400306#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
307
308/* NAND flash config */
Kumar Galaf55afa02009-01-23 14:22:12 -0600309#define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100310 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
311 | BR_PS_8 /* Port Size = 8 bit */ \
312 | BR_MS_FCM /* MSEL = FCM */ \
313 | BR_V) /* valid */
314#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
315 | OR_FCM_PGS /* Large Page*/ \
316 | OR_FCM_CSCT \
317 | OR_FCM_CST \
318 | OR_FCM_CHT \
319 | OR_FCM_SCY_1 \
320 | OR_FCM_TRLX \
321 | OR_FCM_EHTR)
Haiying Wang9fce13f2008-10-29 13:32:59 -0400322
323#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
324#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
325
Kumar Galaf55afa02009-01-23 14:22:12 -0600326#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100327 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
328 | BR_PS_8 /* Port Size = 8 bit */ \
329 | BR_MS_FCM /* MSEL = FCM */ \
330 | BR_V) /* valid */
331#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Kumar Galaf55afa02009-01-23 14:22:12 -0600332#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100333 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
334 | BR_PS_8 /* Port Size = 8 bit */ \
335 | BR_MS_FCM /* MSEL = FCM */ \
336 | BR_V) /* valid */
337#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400338
Kumar Galaf55afa02009-01-23 14:22:12 -0600339#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100340 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
341 | BR_PS_8 /* Port Size = 8 bit */ \
342 | BR_MS_FCM /* MSEL = FCM */ \
343 | BR_V) /* valid */
344#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400345
346
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500347/* Serial Port - controlled on board with jumper J8
348 * open - index 2
349 * shorted - index 1
350 */
351#define CONFIG_CONS_INDEX 1
352#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_NS16550
354#define CONFIG_SYS_NS16550_SERIAL
355#define CONFIG_SYS_NS16550_REG_SIZE 1
356#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500359 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
362#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500363
364/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_HUSH_PARSER
366#ifdef CONFIG_SYS_HUSH_PARSER
367#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500368#endif
369
370/*
371 * Pass open firmware flat tree
372 */
373#define CONFIG_OF_LIBFDT 1
374#define CONFIG_OF_BOARD_SETUP 1
375#define CONFIG_OF_STDOUT_VIA_ALIAS 1
376
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_64BIT_VSPRINTF 1
378#define CONFIG_SYS_64BIT_STRTOUL 1
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500379
380/* new uImage format support */
381#define CONFIG_FIT 1
382#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
383
384/* I2C */
385#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
386#define CONFIG_HARD_I2C /* I2C with hardware support */
387#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Haiying Wangbd319c72008-10-03 11:46:59 -0400388#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
390#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
391#define CONFIG_SYS_I2C_SLAVE 0x7F
392#define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
393#define CONFIG_SYS_I2C_OFFSET 0x3000
394#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500395
396/*
Haiying Wang374130f2008-10-03 11:47:30 -0400397 * I2C2 EEPROM
398 */
399#define CONFIG_ID_EEPROM
400#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang374130f2008-10-03 11:47:30 -0400402#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
404#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
405#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang374130f2008-10-03 11:47:30 -0400406
407/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500408 * General PCI
409 * Memory space is mapped 1-1, but I/O space must start from 0.
410 */
411
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500412/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600413#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600414#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500415#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600416#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
417#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600418#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600419#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600420#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600422#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600423#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600424#ifdef CONFIG_PHYS_64BIT
425#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
426#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Galae0f97412009-01-23 14:22:14 -0600428#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500430
431/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600432#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600433#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500434#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600435#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
436#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600437#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600438#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600439#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200440#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600441#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600442#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600443#ifdef CONFIG_PHYS_64BIT
444#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
445#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Galae0f97412009-01-23 14:22:14 -0600447#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500449
450/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600451#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600452#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500453#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600454#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
455#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600456#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600457#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600458#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600460#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600461#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600462#ifdef CONFIG_PHYS_64BIT
463#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
464#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Galae0f97412009-01-23 14:22:14 -0600466#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500468
469#if defined(CONFIG_PCI)
470
471/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600472#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500473
474/* video */
475#define CONFIG_VIDEO
476
477#if defined(CONFIG_VIDEO)
478#define CONFIG_BIOSEMU
479#define CONFIG_CFB_CONSOLE
480#define CONFIG_VIDEO_SW_CURSOR
481#define CONFIG_VGA_AS_SINGLE_DEVICE
482#define CONFIG_ATI_RADEON_FB
483#define CONFIG_VIDEO_LOGO
484/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500486#endif
487
488#define CONFIG_NET_MULTI
489#define CONFIG_PCI_PNP /* do pci plug-and-play */
490
491#undef CONFIG_EEPRO100
492#undef CONFIG_TULIP
493#undef CONFIG_RTL8139
494
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500495#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600496 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
497 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500498 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
499#endif
500
501#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
502#define CONFIG_DOS_PARTITION
503#define CONFIG_SCSI_AHCI
504
505#ifdef CONFIG_SCSI_AHCI
506#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
508#define CONFIG_SYS_SCSI_MAX_LUN 1
509#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
510#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500511#endif /* SCSI */
512
513#endif /* CONFIG_PCI */
514
515
516#if defined(CONFIG_TSEC_ENET)
517
518#ifndef CONFIG_NET_MULTI
519#define CONFIG_NET_MULTI 1
520#endif
521
522#define CONFIG_MII 1 /* MII PHY management */
523#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
524#define CONFIG_TSEC1 1
525#define CONFIG_TSEC1_NAME "eTSEC1"
526#define CONFIG_TSEC2 1
527#define CONFIG_TSEC2_NAME "eTSEC2"
528#define CONFIG_TSEC3 1
529#define CONFIG_TSEC3_NAME "eTSEC3"
530#define CONFIG_TSEC4 1
531#define CONFIG_TSEC4_NAME "eTSEC4"
532
Liu Yuc49bce42008-10-10 11:40:59 +0800533#define CONFIG_PIXIS_SGMII_CMD
534#define CONFIG_FSL_SGMII_RISER 1
535#define SGMII_RISER_PHY_OFFSET 0x1c
536
537#ifdef CONFIG_FSL_SGMII_RISER
538#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
539#endif
540
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500541#define TSEC1_PHY_ADDR 0
542#define TSEC2_PHY_ADDR 1
543#define TSEC3_PHY_ADDR 2
544#define TSEC4_PHY_ADDR 3
545
546#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
547#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
548#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
549#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
550
551#define TSEC1_PHYIDX 0
552#define TSEC2_PHYIDX 0
553#define TSEC3_PHYIDX 0
554#define TSEC4_PHYIDX 0
555
556#define CONFIG_ETHPRIME "eTSEC1"
557
558#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
559#endif /* CONFIG_TSEC_ENET */
560
561/*
562 * Environment
563 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200564#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200566#define CONFIG_ENV_ADDR 0xfff80000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500567#else
Haiying Wang68623782008-10-31 05:06:14 -0500568#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500569#endif
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200570#define CONFIG_ENV_SIZE 0x2000
571#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500572
573#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200574#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500575
576/*
577 * Command line configuration.
578 */
579#include <config_cmd_default.h>
580
581#define CONFIG_CMD_IRQ
582#define CONFIG_CMD_PING
583#define CONFIG_CMD_I2C
584#define CONFIG_CMD_MII
585#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500586#define CONFIG_CMD_IRQ
587#define CONFIG_CMD_SETEXPR
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500588
589#if defined(CONFIG_PCI)
590#define CONFIG_CMD_PCI
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500591#define CONFIG_CMD_NET
592#define CONFIG_CMD_SCSI
593#define CONFIG_CMD_EXT2
594#endif
595
596#undef CONFIG_WATCHDOG /* watchdog disabled */
597
598/*
599 * Miscellaneous configurable options
600 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200601#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500602#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200603#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
604#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500605#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500607#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200608#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500609#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
611#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
612#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
613#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500614
615/*
616 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500617 * have to be in the first 16 MB of memory, since this is
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500618 * the maximum mapped by the Linux kernel during initialization.
619 */
Kumar Gala1535d812009-07-15 08:54:50 -0500620#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500621
622/*
623 * Internal Definitions
624 *
625 * Boot Flags
626 */
627#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
628#define BOOTFLAG_WARM 0x02 /* Software reboot */
629
630#if defined(CONFIG_CMD_KGDB)
631#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
632#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
633#endif
634
635/*
636 * Environment Configuration
637 */
638
639/* The mac addresses for all ethernet interface */
640#if defined(CONFIG_TSEC_ENET)
641#define CONFIG_HAS_ETH0
642#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
643#define CONFIG_HAS_ETH1
644#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
645#define CONFIG_HAS_ETH2
646#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
647#define CONFIG_HAS_ETH3
648#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
649#endif
650
651#define CONFIG_IPADDR 192.168.1.254
652
653#define CONFIG_HOSTNAME unknown
654#define CONFIG_ROOTPATH /opt/nfsroot
655#define CONFIG_BOOTFILE uImage
656#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
657
658#define CONFIG_SERVERIP 192.168.1.1
659#define CONFIG_GATEWAYIP 192.168.1.1
660#define CONFIG_NETMASK 255.255.255.0
661
662/* default location for tftp and bootm */
663#define CONFIG_LOADADDR 1000000
664
665#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
666#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
667
668#define CONFIG_BAUDRATE 115200
669
670#define CONFIG_EXTRA_ENV_SETTINGS \
Haiying Wangbcf35e52008-10-03 12:37:41 -0400671 "memctl_intlv_ctl=2\0" \
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500672 "netdev=eth0\0" \
673 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
674 "tftpflash=tftpboot $loadaddr $uboot; " \
675 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
676 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
677 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
678 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
679 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
680 "consoledev=ttyS0\0" \
681 "ramdiskaddr=2000000\0" \
682 "ramdiskfile=8572ds/ramdisk.uboot\0" \
683 "fdtaddr=c00000\0" \
684 "fdtfile=8572ds/mpc8572ds.dtb\0" \
685 "bdev=sda3\0"
686
687#define CONFIG_HDBOOT \
688 "setenv bootargs root=/dev/$bdev rw " \
689 "console=$consoledev,$baudrate $othbootargs;" \
690 "tftp $loadaddr $bootfile;" \
691 "tftp $fdtaddr $fdtfile;" \
692 "bootm $loadaddr - $fdtaddr"
693
694#define CONFIG_NFSBOOTCOMMAND \
695 "setenv bootargs root=/dev/nfs rw " \
696 "nfsroot=$serverip:$rootpath " \
697 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
698 "console=$consoledev,$baudrate $othbootargs;" \
699 "tftp $loadaddr $bootfile;" \
700 "tftp $fdtaddr $fdtfile;" \
701 "bootm $loadaddr - $fdtaddr"
702
703#define CONFIG_RAMBOOTCOMMAND \
704 "setenv bootargs root=/dev/ram rw " \
705 "console=$consoledev,$baudrate $othbootargs;" \
706 "tftp $ramdiskaddr $ramdiskfile;" \
707 "tftp $loadaddr $bootfile;" \
708 "tftp $fdtaddr $fdtfile;" \
709 "bootm $loadaddr $ramdiskaddr $fdtaddr"
710
711#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
712
713#endif /* __CONFIG_H */