blob: 43dbeea1b3bd3a4efac72a29290e71fa00e745f8 [file] [log] [blame]
Yuantian Tang92f18ff2019-04-10 16:43:34 +08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2019-2021 NXP
Yuantian Tang92f18ff2019-04-10 16:43:34 +08004 */
5
6#ifndef __L1028A_COMMON_H
7#define __L1028A_COMMON_H
8
Yuantian Tang92f18ff2019-04-10 16:43:34 +08009#include <asm/arch/stream_id_lsch3.h>
10#include <asm/arch/config.h>
11#include <asm/arch/soc.h>
12
13/* Link Definitions */
Yuantian Tang92f18ff2019-04-10 16:43:34 +080014
Yuantian Tang92f18ff2019-04-10 16:43:34 +080015#define CONFIG_VERY_BIG_RAM
16#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
Tom Rini376b88a2022-10-28 20:27:13 -040017#define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
Yuantian Tang92f18ff2019-04-10 16:43:34 +080018#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
19#define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
Yuantian Tang92f18ff2019-04-10 16:43:34 +080020
Yuantian Tang92f18ff2019-04-10 16:43:34 +080021/*
22 * SMP Definitinos
23 */
Michael Wallef056e0f2020-06-01 21:53:26 +020024#define CPU_RELEASE_ADDR secondary_boot_addr
Yuantian Tang92f18ff2019-04-10 16:43:34 +080025
Biwen Lie7c3b042021-02-05 19:01:57 +080026/* GPIO */
Biwen Lie7c3b042021-02-05 19:01:57 +080027
Yuantian Tang92f18ff2019-04-10 16:43:34 +080028/* I2C */
Yuantian Tang92f18ff2019-04-10 16:43:34 +080029
30/* Serial Port */
Yuantian Tang92f18ff2019-04-10 16:43:34 +080031#define CONFIG_SYS_NS16550_SERIAL
32#define CONFIG_SYS_NS16550_REG_SIZE 1
33#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
34
Yuantian Tang92f18ff2019-04-10 16:43:34 +080035/* Miscellaneous configurable options */
Yuantian Tang92f18ff2019-04-10 16:43:34 +080036
37/* Physical Memory Map */
Yuantian Tang92f18ff2019-04-10 16:43:34 +080038
39#define CONFIG_HWCONFIG
40#define HWCONFIG_BUFFER_SIZE 128
41
Yuantian Tang92f18ff2019-04-10 16:43:34 +080042#define BOOT_TARGET_DEVICES(func) \
43 func(MMC, mmc, 0) \
Yuantian Tang7f3da7b2019-11-04 15:10:45 +080044 func(MMC, mmc, 1) \
Yuantian Tang7a224e72020-03-10 11:31:05 +080045 func(USB, usb, 0) \
46 func(DHCP, dhcp, na)
Yuantian Tang92f18ff2019-04-10 16:43:34 +080047#include <config_distro_bootcmd.h>
48
Yuantian Tang7f3da7b2019-11-04 15:10:45 +080049#define XSPI_NOR_BOOTCOMMAND \
50 "run xspi_hdploadcmd; run distro_bootcmd; run xspi_bootcmd; " \
51 "env exists secureboot && esbc_halt;;"
Yuantian Tang92f18ff2019-04-10 16:43:34 +080052#define SD_BOOTCOMMAND \
Yuantian Tang7f3da7b2019-11-04 15:10:45 +080053 "run sd_hdploadcmd; run distro_bootcmd;run sd_bootcmd; " \
54 "env exists secureboot && esbc_halt;"
55#define SD2_BOOTCOMMAND \
56 "run emmc_hdploadcmd; run distro_bootcmd;run emmc_bootcmd; " \
Yuantian Tang92f18ff2019-04-10 16:43:34 +080057 "env exists secureboot && esbc_halt;"
58
Yuantian Tang92f18ff2019-04-10 16:43:34 +080059#define OCRAM_NONSECURE_SIZE 0x00010000
Tom Rini376b88a2022-10-28 20:27:13 -040060#define CFG_SYS_FSL_QSPI_BASE 0x20000000
Yuantian Tang92f18ff2019-04-10 16:43:34 +080061
Yuantian Tang92f18ff2019-04-10 16:43:34 +080062/* I2C bus multiplexer */
63#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
64#define I2C_MUX_CH_DEFAULT 0x8
65
Wen He41e63db2019-11-18 13:26:09 +080066/* DisplayPort */
67#define DP_PWD_EN_DEFAULT_MASK 0x8
68
Udit Agarwal22ec2382019-11-07 16:11:32 +000069#ifdef CONFIG_NXP_ESBC
Yuantian Tang029d8ab2019-05-24 14:36:27 +080070#include <asm/fsl_secure_boot.h>
71#endif
72
Yuantian Tang92f18ff2019-04-10 16:43:34 +080073#endif /* __L1028A_COMMON_H */