blob: 7e37c6d11997db73be42e3b7dec520e7052363ac [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
Tom Rini6a5dccc2022-11-16 13:10:41 -050011#define CFG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050012
TsiChung Liewdd8513c2008-07-23 17:11:47 -050013
14/* Configuration for environment
15 * Environment is embedded in u-boot in the second sector of the flash
16 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050017
angelo@sysam.it6312a952015-03-29 22:54:16 +020018#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060019 . = DEFINED(env_offset) ? env_offset : .; \
20 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020021
TsiChung Liewdd8513c2008-07-23 17:11:47 -050022#ifdef CONFIG_DRIVER_DM9000
Tom Rini6a5dccc2022-11-16 13:10:41 -050023# define CONFIG_DM9000_BASE (CFG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050024# define DM9000_IO CONFIG_DM9000_BASE
25# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
26# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080027# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028
TsiChung Liewdd8513c2008-07-23 17:11:47 -050029# define CONFIG_OVERWRITE_ETHADDR_ONCE
30
31# define CONFIG_EXTRA_ENV_SETTINGS \
32 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020033 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050034 "loadaddr=10000\0" \
35 "u-boot=u-boot.bin\0" \
36 "load=tftp ${loadaddr) ${u-boot}\0" \
37 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060038 "prog=prot off 0xff800000 0xff82ffff;" \
39 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050040 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050041 "save\0" \
42 ""
43#endif
44
Mario Six790d8442018-03-28 14:38:20 +020045#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050046
TsiChung Liew0c1e3252008-08-19 03:01:19 +060047/* I2C */
Tom Rini6a5dccc2022-11-16 13:10:41 -050048#define CFG_SYS_I2C_PINMUX_REG (*(u32 *) (CFG_SYS_MBAR+0x19C))
49#define CFG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
50#define CFG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060051
Tom Rini6a5dccc2022-11-16 13:10:41 -050052#undef CFG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
53#define CFG_SYS_FAST_CLK
54#ifdef CFG_SYS_FAST_CLK
55# define CFG_SYS_PLLCR 0x1243E054
56# define CFG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050057#else
Tom Rini6a5dccc2022-11-16 13:10:41 -050058# define CFG_SYS_PLLCR 0x135a4140
59# define CFG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050060#endif
61
62/*
63 * Low Level Configuration Settings
64 * (address mappings, register initial values, etc.)
65 * You should know what you are doing if you make changes here.
66 */
67
Tom Rini6a5dccc2022-11-16 13:10:41 -050068#define CFG_SYS_MBAR 0x10000000 /* Register Base Addrs */
69#define CFG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050070
71/*
72 * Definitions for initial stack pointer and data area (in DPRAM)
73 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050074#define CFG_SYS_INIT_RAM_ADDR 0x20000000
75#define CFG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050076
77/*
78 * Start addresses for the final memory configuration
79 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050080 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050081 */
Tom Rinibb4dd962022-11-16 13:10:37 -050082#define CFG_SYS_SDRAM_BASE 0x00000000
83#define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050084
TsiChung Liewdd8513c2008-07-23 17:11:47 -050085/*
86 * For booting Linux, the board info and command line data
87 * have to be in the first 8 MB of memory, since this is
88 * the maximum mapped by the Linux kernel during initialization ??
89 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050090#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
TsiChung Liewdd8513c2008-07-23 17:11:47 -050091
92/* FLASH organization */
Tom Rini6a5dccc2022-11-16 13:10:41 -050093#define CFG_SYS_FLASH_BASE (CFG_SYS_CS0_BASE)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050094
95#define FLASH_SST6401B 0x200
96#define SST_ID_xF6401B 0x236D236D
97
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -050099/*
100 * Unable to use CFI driver, due to incompatible sector erase command by SST.
101 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
102 * 0x30 is block erase in SST
103 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500104# define CFG_SYS_FLASH_SIZE 0x800000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500105#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500106# define CFG_SYS_SST_SECT 2048
107# define CFG_SYS_SST_SECTSZ 0x1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500108#endif
109
110/* Cache Configuration */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500111
Tom Rini6a5dccc2022-11-16 13:10:41 -0500112#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
113 CFG_SYS_INIT_RAM_SIZE - 8)
114#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
115 CFG_SYS_INIT_RAM_SIZE - 4)
116#define CFG_SYS_ICACHE_INV (CF_CACR_DCM)
117#define CFG_SYS_CACHE_ACR0 (CFG_SYS_FLASH_BASE | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600118 CF_ADDRMASK(8) | \
119 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500120#define CFG_SYS_CACHE_ACR1 (CFG_SYS_SDRAM_BASE | \
Tom Rinibb4dd962022-11-16 13:10:37 -0500121 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600122 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123#define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600124 CF_CACR_DBWE)
125
Tom Rini6a5dccc2022-11-16 13:10:41 -0500126#define CFG_SYS_CS0_BASE 0xFF800000
127#define CFG_SYS_CS0_MASK 0x007F0021
128#define CFG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500129
Tom Rini6a5dccc2022-11-16 13:10:41 -0500130#define CFG_SYS_CS1_BASE 0xE0000000
131#define CFG_SYS_CS1_MASK 0x00000001
132#define CFG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500133
134/*-----------------------------------------------------------------------
135 * Port configuration
136 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500137#define CFG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
138#define CFG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
139#define CFG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
140#define CFG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
141#define CFG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
142#define CFG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
143#define CFG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500144
145#endif /* _M5253DEMO_H */