blob: 3a39787298b9456473af61176d9c8f7289bd899b [file] [log] [blame]
Steve Sakoman1ad21582010-06-08 13:07:46 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Authors:
6 * Aneesh V <aneesh@ti.com>
7 *
8 * Derived from OMAP3 work by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef _OMAP4_H_
32#define _OMAP4_H_
33
34#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
35#include <asm/types.h>
36#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
37
38/*
39 * L4 Peripherals - L4 Wakeup and L4 Core now
40 */
41#define OMAP44XX_L4_CORE_BASE 0x4A000000
42#define OMAP44XX_L4_WKUP_BASE 0x4A300000
43#define OMAP44XX_L4_PER_BASE 0x48000000
44
Aneesh V04bd2b92010-09-12 10:32:55 +053045#define OMAP44XX_DRAM_ADDR_SPACE_START 0x80000000
46#define OMAP44XX_DRAM_ADDR_SPACE_END 0xD0000000
Sricharan9310ff72011-11-15 09:49:55 -050047#define DRAM_ADDR_SPACE_START OMAP44XX_DRAM_ADDR_SPACE_START
48#define DRAM_ADDR_SPACE_END OMAP44XX_DRAM_ADDR_SPACE_END
Aneesh V04bd2b92010-09-12 10:32:55 +053049
Steve Sakoman1ad21582010-06-08 13:07:46 -070050/* CONTROL */
51#define CTRL_BASE (OMAP44XX_L4_CORE_BASE + 0x2000)
Steve Sakoman9bb65b52010-07-15 13:43:10 -070052#define CONTROL_PADCONF_CORE (OMAP44XX_L4_CORE_BASE + 0x100000)
53#define CONTROL_PADCONF_WKUP (OMAP44XX_L4_CORE_BASE + 0x31E000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070054
Aneesh Vcc565582011-07-21 09:10:09 -040055/* LPDDR2 IO regs */
56#define LPDDR2_IO_REGS_BASE 0x4A100638
57
Aneesh V162ced32011-07-21 09:10:04 -040058/* CONTROL_ID_CODE */
59#define CONTROL_ID_CODE 0x4A002204
60
Sricharan9310ff72011-11-15 09:49:55 -050061#define OMAP4_CONTROL_ID_CODE_ES1_0 0x0B85202F
62#define OMAP4_CONTROL_ID_CODE_ES2_0 0x1B85202F
63#define OMAP4_CONTROL_ID_CODE_ES2_1 0x3B95C02F
64#define OMAP4_CONTROL_ID_CODE_ES2_2 0x4B95C02F
65#define OMAP4_CONTROL_ID_CODE_ES2_3 0x6B95C02F
Aneesh Va04c3042011-11-21 23:39:03 +000066#define OMAP4460_CONTROL_ID_CODE_ES1_0 0x0B94E02F
67#define OMAP4460_CONTROL_ID_CODE_ES1_1 0x2B94E02F
Ricardo Salveti de Araujof79be102011-09-21 10:17:30 +000068
Steve Sakoman1ad21582010-06-08 13:07:46 -070069/* UART */
70#define UART1_BASE (OMAP44XX_L4_PER_BASE + 0x6a000)
71#define UART2_BASE (OMAP44XX_L4_PER_BASE + 0x6c000)
72#define UART3_BASE (OMAP44XX_L4_PER_BASE + 0x20000)
73
74/* General Purpose Timers */
75#define GPT1_BASE (OMAP44XX_L4_WKUP_BASE + 0x18000)
76#define GPT2_BASE (OMAP44XX_L4_PER_BASE + 0x32000)
77#define GPT3_BASE (OMAP44XX_L4_PER_BASE + 0x34000)
78
79/* Watchdog Timer2 - MPU watchdog */
80#define WDT2_BASE (OMAP44XX_L4_WKUP_BASE + 0x14000)
81
82/* 32KTIMER */
83#define SYNC_32KTIMER_BASE (OMAP44XX_L4_WKUP_BASE + 0x4000)
84
85/* GPMC */
Steve Sakoman9b8ea4e2010-07-15 16:19:16 -040086#define OMAP44XX_GPMC_BASE 0x50000000
Steve Sakoman1ad21582010-06-08 13:07:46 -070087
Aneesh Vb35f7cb2011-09-08 11:05:56 -040088/* SYSTEM CONTROL MODULE */
89#define SYSCTRL_GENERAL_CORE_BASE 0x4A002000
90
Steve Sakoman1ad21582010-06-08 13:07:46 -070091/*
92 * Hardware Register Details
93 */
94
95/* Watchdog Timer */
96#define WD_UNLOCK1 0xAAAA
97#define WD_UNLOCK2 0x5555
98
99/* GP Timer */
100#define TCLR_ST (0x1 << 0)
101#define TCLR_AR (0x1 << 1)
102#define TCLR_PRE (0x1 << 5)
103
104/*
105 * PRCM
106 */
107
108/* PRM */
109#define PRM_BASE 0x4A306000
110#define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
111
112#define PRM_RSTCTRL PRM_DEVICE_BASE
Steve Sakoman96b4a892010-08-25 13:22:44 -0700113#define PRM_RSTCTRL_RESET 0x01
Steve Sakoman1ad21582010-06-08 13:07:46 -0700114
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400115/* Control Module */
116#define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
117#define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
118#define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
Aneesh V89376b32011-12-29 08:47:17 +0000119#define CONTROL_EFUSE_2_OVERRIDE 0x99084000
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400120
121/* LPDDR2 IO regs */
122#define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
123#define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
124#define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
125#define LPDDR2IO_GR10_WD_MASK (3 << 17)
126#define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
127
128/* CONTROL_EFUSE_2 */
129#define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
130
Balaji T Kf843d332011-09-08 06:34:57 +0000131#define MMC1_PWRDNZ (1 << 26)
132#define MMC1_PBIASLITE_PWRDNZ (1 << 22)
133#define MMC1_PBIASLITE_VMODE (1 << 21)
134
Steve Sakoman1ad21582010-06-08 13:07:46 -0700135#ifndef __ASSEMBLY__
136
137struct s32ktimer {
138 unsigned char res[0x10];
139 unsigned int s32k_cr; /* 0x10 */
140};
141
SRICHARAN R36c366f2012-03-12 02:25:43 +0000142#define DEVICE_TYPE_SHIFT (0x8)
143#define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
144#define DEVICE_GP 0x3
145
SRICHARAN R20c372f2012-03-12 02:25:42 +0000146struct omap_sys_ctrl_regs {
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400147 unsigned int pad1[129];
148 unsigned int control_id_code; /* 0x4A002204 */
149 unsigned int pad11[22];
150 unsigned int control_std_fuse_opp_bgap; /* 0x4a002260 */
SRICHARAN R20c372f2012-03-12 02:25:42 +0000151 unsigned int pad2[24]; /* 0x4a002264 */
152 unsigned int control_status; /* 0x4a0022c4 */
153 unsigned int pad3[22]; /* 0x4a0022c8 */
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400154 unsigned int control_ldosram_iva_voltage_ctrl; /* 0x4A002320 */
155 unsigned int control_ldosram_mpu_voltage_ctrl; /* 0x4A002324 */
156 unsigned int control_ldosram_core_voltage_ctrl; /* 0x4A002328 */
SRICHARAN R20c372f2012-03-12 02:25:42 +0000157 unsigned int pad4[260277];
Sricharan9310ff72011-11-15 09:49:55 -0500158 unsigned int control_pbiaslite; /* 0x4A100600 */
SRICHARAN R20c372f2012-03-12 02:25:42 +0000159 unsigned int pad5[63];
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400160 unsigned int control_efuse_1; /* 0x4A100700 */
161 unsigned int control_efuse_2; /* 0x4A100704 */
162};
163
164struct control_lpddr2io_regs {
165 unsigned int control_lpddr2io1_0;
166 unsigned int control_lpddr2io1_1;
167 unsigned int control_lpddr2io1_2;
168 unsigned int control_lpddr2io1_3;
169 unsigned int control_lpddr2io2_0;
170 unsigned int control_lpddr2io2_1;
171 unsigned int control_lpddr2io2_2;
172 unsigned int control_lpddr2io2_3;
173};
Steve Sakoman1ad21582010-06-08 13:07:46 -0700174#endif /* __ASSEMBLY__ */
175
176/*
177 * Non-secure SRAM Addresses
178 * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
179 * at 0x40304000(EMU base) so that our code works for both EMU and GP
180 */
181#define NON_SECURE_SRAM_START 0x40304000
182#define NON_SECURE_SRAM_END 0x4030E000 /* Not inclusive */
183/* base address for indirect vectors (internal boot mode) */
184#define SRAM_ROM_VECT_BASE 0x4030D000
185/* Temporary SRAM stack used while low level init is done */
Aneesh V162ced32011-07-21 09:10:04 -0400186#define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END
187#define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
188/* SRAM scratch space entries */
189#define OMAP4_SRAM_SCRATCH_OMAP4_REV SRAM_SCRATCH_SPACE_ADDR
Aneesh Vc0e88522011-07-21 09:10:12 -0400190#define OMAP4_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
191#define OMAP4_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
192#define OMAP4_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
193#define OMAP4_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14)
Steve Sakoman1ad21582010-06-08 13:07:46 -0700194
Aneesh V13a74c12011-07-21 09:10:27 -0400195/* ROM code defines */
196/* Boot device */
197#define BOOT_DEVICE_MASK 0xFF
198#define BOOT_DEVICE_OFFSET 0x8
199#define DEV_DESC_PTR_OFFSET 0x4
200#define DEV_DATA_PTR_OFFSET 0x18
201#define BOOT_MODE_OFFSET 0x8
Sricharan308fe922011-11-15 09:50:03 -0500202#define RESET_REASON_OFFSET 0x9
203#define CH_FLAGS_OFFSET 0xA
204
205#define CH_FLAGS_CHSETTINGS (0x1 << 0)
206#define CH_FLAGS_CHRAM (0x1 << 1)
207#define CH_FLAGS_CHFLASH (0x1 << 2)
208#define CH_FLAGS_CHMMCSD (0x1 << 3)
Aneesh V13a74c12011-07-21 09:10:27 -0400209
Sricharan308fe922011-11-15 09:50:03 -0500210#ifndef __ASSEMBLY__
211struct omap_boot_parameters {
212 char *boot_message;
213 unsigned int mem_boot_descriptor;
214 unsigned char omap_bootdevice;
215 unsigned char reset_reason;
216 unsigned char ch_flags;
217};
218#endif
Steve Sakoman1ad21582010-06-08 13:07:46 -0700219#endif