Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2010-2011 Freescale Semiconductor, Inc. |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 7 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 8 | #include <net.h> |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 9 | #include <asm/io.h> |
| 10 | #include <asm/arch/imx-regs.h> |
Eric Nelson | 24ded0c | 2013-11-13 16:36:19 -0700 | [diff] [blame] | 11 | #include <asm/arch/mx6-pins.h> |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 12 | #include <asm/arch/clock.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 13 | #include <linux/errno.h> |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 14 | #include <asm/gpio.h> |
Stefano Babic | 33731bc | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 15 | #include <asm/mach-imx/iomux-v3.h> |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 16 | #include <mmc.h> |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 17 | #include <fsl_esdhc_imx.h> |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 18 | #include <miiphy.h> |
| 19 | #include <netdev.h> |
Peng Fan | 076d2db | 2014-12-02 09:55:28 +0800 | [diff] [blame] | 20 | #include <usb.h> |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 21 | |
| 22 | DECLARE_GLOBAL_DATA_PTR; |
| 23 | |
Benoît Thébaudeau | 2167024 | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 24 | #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 25 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ |
| 26 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 27 | |
Benoît Thébaudeau | 2167024 | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 28 | #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ |
| 29 | PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ |
| 30 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 31 | |
Benoît Thébaudeau | 2167024 | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 32 | #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 33 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 34 | |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 35 | int dram_init(void) |
| 36 | { |
Ye.Li | dd4aeca | 2014-09-29 23:26:29 +0800 | [diff] [blame] | 37 | #if defined(CONFIG_MX6DL) && !defined(CONFIG_MX6DL_LPDDR2) && \ |
| 38 | defined(CONFIG_DDR_32BIT) |
| 39 | gd->ram_size = ((phys_size_t)CONFIG_DDR_MB * 1024 * 1024) / 2; |
| 40 | #else |
| 41 | gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024; |
| 42 | #endif |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 43 | |
| 44 | return 0; |
| 45 | } |
| 46 | |
Eric Nelson | 1680209 | 2012-10-03 07:26:38 +0000 | [diff] [blame] | 47 | iomux_v3_cfg_t const uart4_pads[] = { |
Eric Nelson | 3d3be0a | 2013-11-04 17:00:51 -0700 | [diff] [blame] | 48 | MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), |
| 49 | MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL), |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 50 | }; |
| 51 | |
Eric Nelson | 1680209 | 2012-10-03 07:26:38 +0000 | [diff] [blame] | 52 | iomux_v3_cfg_t const usdhc3_pads[] = { |
Eric Nelson | 3d3be0a | 2013-11-04 17:00:51 -0700 | [diff] [blame] | 53 | MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 54 | MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 55 | MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 56 | MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 57 | MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 58 | MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 59 | MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 60 | MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 61 | MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 62 | MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 63 | MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */ |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 64 | }; |
| 65 | |
Eric Nelson | 1680209 | 2012-10-03 07:26:38 +0000 | [diff] [blame] | 66 | iomux_v3_cfg_t const usdhc4_pads[] = { |
Eric Nelson | 3d3be0a | 2013-11-04 17:00:51 -0700 | [diff] [blame] | 67 | MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 68 | MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 69 | MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 70 | MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 71 | MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 72 | MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 73 | MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 74 | MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 75 | MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
| 76 | MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 77 | }; |
| 78 | |
Eric Nelson | 1680209 | 2012-10-03 07:26:38 +0000 | [diff] [blame] | 79 | iomux_v3_cfg_t const enet_pads[] = { |
Eric Nelson | afea2ba | 2013-02-19 10:07:01 +0000 | [diff] [blame] | 80 | MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 81 | MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL), |
Eric Nelson | 3d3be0a | 2013-11-04 17:00:51 -0700 | [diff] [blame] | 82 | MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 83 | MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 84 | MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 85 | MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 86 | MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
Eric Nelson | afea2ba | 2013-02-19 10:07:01 +0000 | [diff] [blame] | 87 | MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 88 | MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL), |
Eric Nelson | 3d3be0a | 2013-11-04 17:00:51 -0700 | [diff] [blame] | 89 | MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 90 | MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 91 | MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 92 | MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
| 93 | MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL), |
Eric Nelson | afea2ba | 2013-02-19 10:07:01 +0000 | [diff] [blame] | 94 | MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL), |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 95 | }; |
| 96 | |
| 97 | |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 98 | static void setup_iomux_uart(void) |
| 99 | { |
| 100 | imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads)); |
| 101 | } |
| 102 | |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 103 | static void setup_iomux_enet(void) |
| 104 | { |
| 105 | imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads)); |
| 106 | } |
| 107 | |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 108 | #ifdef CONFIG_FSL_ESDHC_IMX |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 109 | struct fsl_esdhc_cfg usdhc_cfg[2] = { |
Benoît Thébaudeau | c08d11c | 2012-08-13 07:28:16 +0000 | [diff] [blame] | 110 | {USDHC3_BASE_ADDR}, |
| 111 | {USDHC4_BASE_ADDR}, |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 112 | }; |
| 113 | |
Peng Fan | 03a43df | 2016-01-28 16:51:27 +0800 | [diff] [blame] | 114 | int board_mmc_get_env_dev(int devno) |
| 115 | { |
| 116 | return devno - 2; |
| 117 | } |
| 118 | |
Stefano Babic | d683198 | 2012-01-17 12:15:00 +0100 | [diff] [blame] | 119 | int board_mmc_getcd(struct mmc *mmc) |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 120 | { |
| 121 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
Stefano Babic | d683198 | 2012-01-17 12:15:00 +0100 | [diff] [blame] | 122 | int ret; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 123 | |
| 124 | if (cfg->esdhc_base == USDHC3_BASE_ADDR) { |
Ashok Kumar Reddy | 5e3deeb | 2012-08-23 21:01:34 +0530 | [diff] [blame] | 125 | gpio_direction_input(IMX_GPIO_NR(6, 11)); |
| 126 | ret = !gpio_get_value(IMX_GPIO_NR(6, 11)); |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 127 | } else /* Don't have the CD GPIO pin on board */ |
Stefano Babic | d683198 | 2012-01-17 12:15:00 +0100 | [diff] [blame] | 128 | ret = 1; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 129 | |
Stefano Babic | d683198 | 2012-01-17 12:15:00 +0100 | [diff] [blame] | 130 | return ret; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 131 | } |
| 132 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 133 | int board_mmc_init(struct bd_info *bis) |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 134 | { |
Fabio Estevam | 40ade08 | 2014-11-20 16:35:17 -0200 | [diff] [blame] | 135 | int ret; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 136 | u32 index = 0; |
| 137 | |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 138 | usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
| 139 | usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK); |
| 140 | |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 141 | for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) { |
| 142 | switch (index) { |
| 143 | case 0: |
| 144 | imx_iomux_v3_setup_multiple_pads( |
| 145 | usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); |
| 146 | break; |
| 147 | case 1: |
| 148 | imx_iomux_v3_setup_multiple_pads( |
| 149 | usdhc4_pads, ARRAY_SIZE(usdhc4_pads)); |
| 150 | break; |
| 151 | default: |
| 152 | printf("Warning: you configured more USDHC controllers" |
| 153 | "(%d) then supported by the board (%d)\n", |
| 154 | index + 1, CONFIG_SYS_FSL_USDHC_NUM); |
Fabio Estevam | 40ade08 | 2014-11-20 16:35:17 -0200 | [diff] [blame] | 155 | return -EINVAL; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Fabio Estevam | 40ade08 | 2014-11-20 16:35:17 -0200 | [diff] [blame] | 158 | ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]); |
| 159 | if (ret) |
| 160 | return ret; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 161 | } |
| 162 | |
Fabio Estevam | 40ade08 | 2014-11-20 16:35:17 -0200 | [diff] [blame] | 163 | return 0; |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 164 | } |
| 165 | #endif |
| 166 | |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 167 | #define MII_MMD_ACCESS_CTRL_REG 0xd |
| 168 | #define MII_MMD_ACCESS_ADDR_DATA_REG 0xe |
| 169 | #define MII_DBG_PORT_REG 0x1d |
| 170 | #define MII_DBG_PORT2_REG 0x1e |
| 171 | |
| 172 | int fecmxc_mii_postcall(int phy) |
| 173 | { |
| 174 | unsigned short val; |
| 175 | |
| 176 | /* |
| 177 | * Due to the i.MX6Q Armadillo2 board HW design,there is |
| 178 | * no 125Mhz clock input from SOC. In order to use RGMII, |
| 179 | * We need enable AR8031 ouput a 125MHz clk from CLK_25M |
| 180 | */ |
| 181 | miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7); |
| 182 | miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016); |
| 183 | miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007); |
| 184 | miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val); |
| 185 | val &= 0xffe3; |
| 186 | val |= 0x18; |
| 187 | miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val); |
| 188 | |
| 189 | /* For the RGMII phy, we need enable tx clock delay */ |
| 190 | miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5); |
| 191 | miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val); |
| 192 | val |= 0x0100; |
| 193 | miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val); |
| 194 | |
| 195 | miiphy_write("FEC", phy, MII_BMCR, 0xa100); |
| 196 | |
| 197 | return 0; |
| 198 | } |
| 199 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 200 | int board_eth_init(struct bd_info *bis) |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 201 | { |
| 202 | struct eth_device *dev; |
Fabio Estevam | 3787927 | 2014-01-04 17:36:30 -0200 | [diff] [blame] | 203 | int ret = cpu_eth_init(bis); |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 204 | |
Fabio Estevam | 3787927 | 2014-01-04 17:36:30 -0200 | [diff] [blame] | 205 | if (ret) |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 206 | return ret; |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 207 | |
| 208 | dev = eth_get_dev_by_name("FEC"); |
| 209 | if (!dev) { |
| 210 | printf("FEC MXC: Unable to get FEC device entry\n"); |
| 211 | return -EINVAL; |
| 212 | } |
| 213 | |
| 214 | ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall); |
| 215 | if (ret) { |
| 216 | printf("FEC MXC: Unable to register FEC mii postcall\n"); |
| 217 | return ret; |
| 218 | } |
| 219 | |
| 220 | return 0; |
| 221 | } |
| 222 | |
Peng Fan | 076d2db | 2014-12-02 09:55:28 +0800 | [diff] [blame] | 223 | #ifdef CONFIG_USB_EHCI_MX6 |
| 224 | #define USB_OTHERREGS_OFFSET 0x800 |
| 225 | #define UCTRL_PWR_POL (1 << 9) |
| 226 | |
| 227 | static iomux_v3_cfg_t const usb_otg_pads[] = { |
| 228 | MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL), |
| 229 | MX6_PAD_GPIO_1__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL), |
| 230 | }; |
| 231 | |
| 232 | static void setup_usb(void) |
| 233 | { |
| 234 | imx_iomux_v3_setup_multiple_pads(usb_otg_pads, |
| 235 | ARRAY_SIZE(usb_otg_pads)); |
| 236 | |
| 237 | /* |
| 238 | * set daisy chain for otg_pin_id on 6q. |
| 239 | * for 6dl, this bit is reserved |
| 240 | */ |
| 241 | imx_iomux_set_gpr_register(1, 13, 1, 1); |
| 242 | } |
| 243 | |
| 244 | int board_ehci_hcd_init(int port) |
| 245 | { |
| 246 | u32 *usbnc_usb_ctrl; |
| 247 | |
| 248 | if (port > 0) |
| 249 | return -EINVAL; |
| 250 | |
| 251 | usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET + |
| 252 | port * 4); |
| 253 | |
| 254 | setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL); |
| 255 | |
| 256 | return 0; |
| 257 | } |
| 258 | #endif |
| 259 | |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 260 | int board_early_init_f(void) |
| 261 | { |
| 262 | setup_iomux_uart(); |
Jason Liu | 0cdd123 | 2011-12-16 05:17:08 +0000 | [diff] [blame] | 263 | setup_iomux_enet(); |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 264 | |
| 265 | return 0; |
| 266 | } |
| 267 | |
| 268 | int board_init(void) |
| 269 | { |
| 270 | /* address of boot parameters */ |
| 271 | gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; |
| 272 | |
Peng Fan | 076d2db | 2014-12-02 09:55:28 +0800 | [diff] [blame] | 273 | #ifdef CONFIG_USB_EHCI_MX6 |
| 274 | setup_usb(); |
| 275 | #endif |
| 276 | |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 277 | return 0; |
| 278 | } |
| 279 | |
| 280 | int checkboard(void) |
| 281 | { |
Ye.Li | eb28b6a | 2014-09-29 23:26:28 +0800 | [diff] [blame] | 282 | #ifdef CONFIG_MX6DL |
| 283 | puts("Board: MX6DL-Armadillo2\n"); |
| 284 | #else |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 285 | puts("Board: MX6Q-Armadillo2\n"); |
Ye.Li | eb28b6a | 2014-09-29 23:26:28 +0800 | [diff] [blame] | 286 | #endif |
Jason Liu | 0259110 | 2011-11-25 00:18:05 +0000 | [diff] [blame] | 287 | |
| 288 | return 0; |
| 289 | } |