blob: 667dca532f4ff20875011d296e518c4b65f61b74 [file] [log] [blame]
Jason Liu02591102011-11-25 00:18:05 +00001/*
2 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jason Liu02591102011-11-25 00:18:05 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/imx-regs.h>
Eric Nelson24ded0c2013-11-13 16:36:19 -070010#include <asm/arch/mx6-pins.h>
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +000011#include <asm/arch/clock.h>
Jason Liu02591102011-11-25 00:18:05 +000012#include <asm/errno.h>
13#include <asm/gpio.h>
Troy Kisky2714e172012-07-19 08:18:22 +000014#include <asm/imx-common/iomux-v3.h>
Jason Liu02591102011-11-25 00:18:05 +000015#include <mmc.h>
16#include <fsl_esdhc.h>
Jason Liu0cdd1232011-12-16 05:17:08 +000017#include <miiphy.h>
18#include <netdev.h>
Jason Liu02591102011-11-25 00:18:05 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Benoît Thébaudeau21670242013-04-26 01:34:47 +000022#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
23 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
24 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Jason Liu02591102011-11-25 00:18:05 +000025
Benoît Thébaudeau21670242013-04-26 01:34:47 +000026#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
27 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
28 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Jason Liu02591102011-11-25 00:18:05 +000029
Benoît Thébaudeau21670242013-04-26 01:34:47 +000030#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
31 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
Jason Liu0cdd1232011-12-16 05:17:08 +000032
Jason Liu02591102011-11-25 00:18:05 +000033int dram_init(void)
34{
Ye.Lidd4aeca2014-09-29 23:26:29 +080035#if defined(CONFIG_MX6DL) && !defined(CONFIG_MX6DL_LPDDR2) && \
36 defined(CONFIG_DDR_32BIT)
37 gd->ram_size = ((phys_size_t)CONFIG_DDR_MB * 1024 * 1024) / 2;
38#else
39 gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
40#endif
Jason Liu02591102011-11-25 00:18:05 +000041
42 return 0;
43}
44
Eric Nelson16802092012-10-03 07:26:38 +000045iomux_v3_cfg_t const uart4_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070046 MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
47 MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Jason Liu02591102011-11-25 00:18:05 +000048};
49
Eric Nelson16802092012-10-03 07:26:38 +000050iomux_v3_cfg_t const usdhc3_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070051 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
52 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
53 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
54 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
55 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
56 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
57 MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
58 MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
59 MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60 MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
61 MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
Jason Liu02591102011-11-25 00:18:05 +000062};
63
Eric Nelson16802092012-10-03 07:26:38 +000064iomux_v3_cfg_t const usdhc4_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070065 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
66 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
67 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
68 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
69 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
70 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71 MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72 MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73 MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
74 MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Jason Liu02591102011-11-25 00:18:05 +000075};
76
Eric Nelson16802092012-10-03 07:26:38 +000077iomux_v3_cfg_t const enet_pads[] = {
Eric Nelsonafea2ba2013-02-19 10:07:01 +000078 MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
79 MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelson3d3be0a2013-11-04 17:00:51 -070080 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
81 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
82 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
83 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
84 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelsonafea2ba2013-02-19 10:07:01 +000085 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
86 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelson3d3be0a2013-11-04 17:00:51 -070087 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
88 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
89 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
90 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
91 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelsonafea2ba2013-02-19 10:07:01 +000092 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
Jason Liu0cdd1232011-12-16 05:17:08 +000093};
94
95
Jason Liu02591102011-11-25 00:18:05 +000096static void setup_iomux_uart(void)
97{
98 imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
99}
100
Jason Liu0cdd1232011-12-16 05:17:08 +0000101static void setup_iomux_enet(void)
102{
103 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
104}
105
Jason Liu02591102011-11-25 00:18:05 +0000106#ifdef CONFIG_FSL_ESDHC
107struct fsl_esdhc_cfg usdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000108 {USDHC3_BASE_ADDR},
109 {USDHC4_BASE_ADDR},
Jason Liu02591102011-11-25 00:18:05 +0000110};
111
Stefano Babicd6831982012-01-17 12:15:00 +0100112int board_mmc_getcd(struct mmc *mmc)
Jason Liu02591102011-11-25 00:18:05 +0000113{
114 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Stefano Babicd6831982012-01-17 12:15:00 +0100115 int ret;
Jason Liu02591102011-11-25 00:18:05 +0000116
117 if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
Ashok Kumar Reddy5e3deeb2012-08-23 21:01:34 +0530118 gpio_direction_input(IMX_GPIO_NR(6, 11));
119 ret = !gpio_get_value(IMX_GPIO_NR(6, 11));
Jason Liu02591102011-11-25 00:18:05 +0000120 } else /* Don't have the CD GPIO pin on board */
Stefano Babicd6831982012-01-17 12:15:00 +0100121 ret = 1;
Jason Liu02591102011-11-25 00:18:05 +0000122
Stefano Babicd6831982012-01-17 12:15:00 +0100123 return ret;
Jason Liu02591102011-11-25 00:18:05 +0000124}
125
126int board_mmc_init(bd_t *bis)
127{
128 s32 status = 0;
129 u32 index = 0;
130
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000131 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
132 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
133
Jason Liu02591102011-11-25 00:18:05 +0000134 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
135 switch (index) {
136 case 0:
137 imx_iomux_v3_setup_multiple_pads(
138 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
139 break;
140 case 1:
141 imx_iomux_v3_setup_multiple_pads(
142 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
143 break;
144 default:
145 printf("Warning: you configured more USDHC controllers"
146 "(%d) then supported by the board (%d)\n",
147 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
148 return status;
149 }
150
151 status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
152 }
153
154 return status;
155}
156#endif
157
Jason Liu0cdd1232011-12-16 05:17:08 +0000158#define MII_MMD_ACCESS_CTRL_REG 0xd
159#define MII_MMD_ACCESS_ADDR_DATA_REG 0xe
160#define MII_DBG_PORT_REG 0x1d
161#define MII_DBG_PORT2_REG 0x1e
162
163int fecmxc_mii_postcall(int phy)
164{
165 unsigned short val;
166
167 /*
168 * Due to the i.MX6Q Armadillo2 board HW design,there is
169 * no 125Mhz clock input from SOC. In order to use RGMII,
170 * We need enable AR8031 ouput a 125MHz clk from CLK_25M
171 */
172 miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7);
173 miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016);
174 miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007);
175 miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val);
176 val &= 0xffe3;
177 val |= 0x18;
178 miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val);
179
180 /* For the RGMII phy, we need enable tx clock delay */
181 miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5);
182 miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val);
183 val |= 0x0100;
184 miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val);
185
186 miiphy_write("FEC", phy, MII_BMCR, 0xa100);
187
188 return 0;
189}
190
191int board_eth_init(bd_t *bis)
192{
193 struct eth_device *dev;
Fabio Estevam37879272014-01-04 17:36:30 -0200194 int ret = cpu_eth_init(bis);
Jason Liu0cdd1232011-12-16 05:17:08 +0000195
Fabio Estevam37879272014-01-04 17:36:30 -0200196 if (ret)
Jason Liu0cdd1232011-12-16 05:17:08 +0000197 return ret;
Jason Liu0cdd1232011-12-16 05:17:08 +0000198
199 dev = eth_get_dev_by_name("FEC");
200 if (!dev) {
201 printf("FEC MXC: Unable to get FEC device entry\n");
202 return -EINVAL;
203 }
204
205 ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
206 if (ret) {
207 printf("FEC MXC: Unable to register FEC mii postcall\n");
208 return ret;
209 }
210
211 return 0;
212}
213
Jason Liu02591102011-11-25 00:18:05 +0000214int board_early_init_f(void)
215{
216 setup_iomux_uart();
Jason Liu0cdd1232011-12-16 05:17:08 +0000217 setup_iomux_enet();
Jason Liu02591102011-11-25 00:18:05 +0000218
219 return 0;
220}
221
222int board_init(void)
223{
224 /* address of boot parameters */
225 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
226
227 return 0;
228}
229
230int checkboard(void)
231{
Ye.Lieb28b6a2014-09-29 23:26:28 +0800232#ifdef CONFIG_MX6DL
233 puts("Board: MX6DL-Armadillo2\n");
234#else
Jason Liu02591102011-11-25 00:18:05 +0000235 puts("Board: MX6Q-Armadillo2\n");
Ye.Lieb28b6a2014-09-29 23:26:28 +0800236#endif
Jason Liu02591102011-11-25 00:18:05 +0000237
238 return 0;
239}