blob: f578e0bd8752ae459af77e6e8a993b0b714856f4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Li6a2d8d12020-05-01 20:04:13 +08004 * Copyright 2020 NXP
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00005 */
6
7/*
8 * P010 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Prabhakar Kushwahad324f472013-04-16 13:27:44 +053014#include <asm/config_mpc85xx.h>
Dipen Dudhat2f143ed2011-07-28 14:47:28 -050015#define CONFIG_NAND_FSL_IFC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000016
17#ifdef CONFIG_SDCARD
Ying Zhang1233cbc2014-01-24 15:50:09 +080018#define CONFIG_SPL_FLUSH_IMAGE
19#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080020#define CONFIG_SPL_PAD_TO 0x18000
21#define CONFIG_SPL_MAX_SIZE (96 * 1024)
22#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
23#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
24#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
25#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
26#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang1233cbc2014-01-24 15:50:09 +080027#ifdef CONFIG_SPL_BUILD
28#define CONFIG_SPL_COMMON_INIT_DDR
29#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000030#endif
31
32#ifdef CONFIG_SPIFLASH
Udit Agarwald2dd2f72019-11-07 16:11:39 +000033#ifdef CONFIG_NXP_ESBC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000034#define CONFIG_RAMBOOT_SPIFLASH
Ruchika Gupta604a9592014-09-29 11:14:35 +053035#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ying Zhang1233cbc2014-01-24 15:50:09 +080036#else
Ying Zhang1233cbc2014-01-24 15:50:09 +080037#define CONFIG_SPL_SPI_FLASH_MINIMAL
38#define CONFIG_SPL_FLUSH_IMAGE
39#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080040#define CONFIG_SPL_PAD_TO 0x18000
41#define CONFIG_SPL_MAX_SIZE (96 * 1024)
42#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
43#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
45#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
46#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang1233cbc2014-01-24 15:50:09 +080047#ifdef CONFIG_SPL_BUILD
48#define CONFIG_SPL_COMMON_INIT_DDR
49#endif
50#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000051#endif
52
Miquel Raynald0935362019-10-03 19:50:03 +020053#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000054#ifdef CONFIG_NXP_ESBC
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053055#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053056#define CONFIG_SPL_FLUSH_IMAGE
57#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
58
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053059#define CONFIG_SPL_MAX_SIZE 8192
60#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
61#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053062#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053063#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
64#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
65#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
Ying Zhang1233cbc2014-01-24 15:50:09 +080066#else
Ying Zhang1233cbc2014-01-24 15:50:09 +080067#ifdef CONFIG_TPL_BUILD
Ying Zhang1233cbc2014-01-24 15:50:09 +080068#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang1233cbc2014-01-24 15:50:09 +080069#define CONFIG_SPL_NAND_INIT
Ying Zhang1233cbc2014-01-24 15:50:09 +080070#define CONFIG_SPL_COMMON_INIT_DDR
71#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -050072#define CONFIG_TPL_TEXT_BASE 0xD0001000
Ying Zhang1233cbc2014-01-24 15:50:09 +080073#define CONFIG_SYS_MPC85XX_NO_RESETVEC
74#define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
75#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
76#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
77#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
78#elif defined(CONFIG_SPL_BUILD)
79#define CONFIG_SPL_INIT_MINIMAL
Ying Zhang1233cbc2014-01-24 15:50:09 +080080#define CONFIG_SPL_NAND_MINIMAL
81#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang1233cbc2014-01-24 15:50:09 +080082#define CONFIG_SPL_MAX_SIZE 8192
83#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
84#define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
85#define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
86#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -050087#endif
Ying Zhang1233cbc2014-01-24 15:50:09 +080088#define CONFIG_SPL_PAD_TO 0x20000
89#define CONFIG_TPL_PAD_TO 0x20000
90#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080091#endif
92#endif
Ruchika Guptab36ccc52011-06-08 22:52:48 -050093
94#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
95#define CONFIG_RAMBOOT_NAND
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053096#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ruchika Guptab36ccc52011-06-08 22:52:48 -050097#endif
98
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000099#ifndef CONFIG_RESET_VECTOR_ADDRESS
100#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
101#endif
102
Tom Rini0a01a442019-01-22 17:09:24 -0500103#ifdef CONFIG_TPL_BUILD
104#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
105#elif defined(CONFIG_SPL_BUILD)
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530106#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
107#else
108#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000109#endif
110
111/* High Level Configuration Options */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000112#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
113
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000114#if defined(CONFIG_PCI)
Robert P. J. Daya8099812016-05-03 19:52:49 -0400115#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
116#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000117#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
118
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000119/*
120 * PCI Windows
121 * Memory space is mapped 1-1, but I/O space must start from 0.
122 */
123/* controller 1, Slot 1, tgtid 1, Base address a000 */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000124#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
125#ifdef CONFIG_PHYS_64BIT
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000126#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
127#else
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000128#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
129#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000130#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000131#ifdef CONFIG_PHYS_64BIT
132#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
133#else
134#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
135#endif
136
137/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Hou Zhiqiangd3cb8812020-05-01 19:06:28 +0800138#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
139#ifdef CONFIG_PHYS_64BIT
140#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
141#else
142#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
143#endif
144#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
147#else
148#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
149#endif
150
151#if !defined(CONFIG_DM_PCI)
152#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
153#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
154#define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
155#ifdef CONFIG_PHYS_64BIT
156#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
157#else
158#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
159#endif
160#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
161#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
162#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
163
York Sun7f945ca2016-11-16 13:30:06 -0800164#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000165#define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
York Sun7f945ca2016-11-16 13:30:06 -0800166#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800167#define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
168#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000169#ifdef CONFIG_PHYS_64BIT
170#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000171#else
172#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000173#endif
174#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000175#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
176#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000177#endif
178
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000179#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000180#endif
181
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000182#define CONFIG_ENV_OVERWRITE
183
184#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
185#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
186
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000187#define CONFIG_HWCONFIG
188/*
189 * These can be toggled for performance analysis, otherwise use default.
190 */
191#define CONFIG_L2_CACHE /* toggle L2 cache */
192#define CONFIG_BTB /* toggle branch predition */
193
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000194
195#define CONFIG_ENABLE_36BIT_PHYS
196
197#ifdef CONFIG_PHYS_64BIT
198#define CONFIG_ADDR_MAP 1
199#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
200#endif
201
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000202/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000203#define CONFIG_SYS_DDR_RAW_TIMING
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000204#define CONFIG_DDR_SPD
205#define CONFIG_SYS_SPD_BUS_NUM 1
206#define SPD_EEPROM_ADDRESS 0x52
207
208#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
209
210#ifndef __ASSEMBLY__
211extern unsigned long get_sdram_size(void);
212#endif
213#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
214#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
215#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
216
217#define CONFIG_DIMM_SLOTS_PER_CTLR 1
218#define CONFIG_CHIP_SELECTS_PER_CTRL 1
219
220/* DDR3 Controller Settings */
221#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
222#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
223#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
224#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
225#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
226#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
227#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000228#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
229#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
230#define CONFIG_SYS_DDR_RCW_1 0x00000000
231#define CONFIG_SYS_DDR_RCW_2 0x00000000
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800232#define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
233#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000234#define CONFIG_SYS_DDR_TIMING_4 0x00000001
235#define CONFIG_SYS_DDR_TIMING_5 0x03402400
236
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800237#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
238#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
239#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000240#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
241#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800242#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
243#define CONFIG_SYS_DDR_MODE_2_800 0x00000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000244#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800245#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000246
247/* settings for DDR3 at 667MT/s */
248#define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
249#define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
250#define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
251#define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
252#define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
253#define CONFIG_SYS_DDR_MODE_1_667 0x00441210
254#define CONFIG_SYS_DDR_MODE_2_667 0x00000000
255#define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
256#define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
257
258#define CONFIG_SYS_CCSRBAR 0xffe00000
259#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
260
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500261/* Don't relocate CCSRBAR while in NAND_SPL */
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530262#ifdef CONFIG_SPL_BUILD
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500263#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
264#endif
265
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000266/*
267 * Memory map
268 *
269 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
270 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
271 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
272 *
273 * Localbus non-cacheable
274 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
275 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
276 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
277 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
278 */
279
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000280/*
281 * IFC Definitions
282 */
283/* NOR Flash on IFC */
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530284
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000285#define CONFIG_SYS_FLASH_BASE 0xee000000
286#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
287
288#ifdef CONFIG_PHYS_64BIT
289#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
290#else
291#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
292#endif
293
294#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
295 CSPR_PORT_SIZE_16 | \
296 CSPR_MSEL_NOR | \
297 CSPR_V)
298#define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
299#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
300/* NOR Flash Timing Params */
301#define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
302 FTIM0_NOR_TEADC(0x5) | \
303 FTIM0_NOR_TEAHC(0x5)
304#define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
305 FTIM1_NOR_TRAD_NOR(0x0f)
306#define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
307 FTIM2_NOR_TCH(0x4) | \
308 FTIM2_NOR_TWP(0x1c)
309#define CONFIG_SYS_NOR_FTIM3 0x0
310
311#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
312#define CONFIG_SYS_FLASH_QUIET_TEST
313#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
314#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
315
316#undef CONFIG_SYS_FLASH_CHECKSUM
317#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
318#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
319
320/* CFI for NOR Flash */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000321#define CONFIG_SYS_FLASH_EMPTY_INFO
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000322
323/* NAND Flash on IFC */
324#define CONFIG_SYS_NAND_BASE 0xff800000
325#ifdef CONFIG_PHYS_64BIT
326#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
327#else
328#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
329#endif
330
Zhao Qiangc655ef12013-09-26 09:10:32 +0800331#define CONFIG_MTD_PARTITION
Zhao Qiangc655ef12013-09-26 09:10:32 +0800332
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000333#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
334 | CSPR_PORT_SIZE_8 \
335 | CSPR_MSEL_NAND \
336 | CSPR_V)
337#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800338
York Sun7f945ca2016-11-16 13:30:06 -0800339#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000340#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
341 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
342 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
343 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
344 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
345 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
346 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800347#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
348
York Sun7f945ca2016-11-16 13:30:06 -0800349#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800350#define CONFIG_SYS_NAND_ONFI_DETECTION
351#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
352 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
353 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
354 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
355 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
356 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
357 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
358#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
359#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000360
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500361#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
362#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500363
York Sun7f945ca2016-11-16 13:30:06 -0800364#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000365/* NAND Flash Timing Params */
366#define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
367 FTIM0_NAND_TWP(0x0C) | \
368 FTIM0_NAND_TWCHT(0x04) | \
369 FTIM0_NAND_TWH(0x05)
370#define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
371 FTIM1_NAND_TWBE(0x1d) | \
372 FTIM1_NAND_TRR(0x07) | \
373 FTIM1_NAND_TRP(0x0c)
374#define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
375 FTIM2_NAND_TREH(0x05) | \
376 FTIM2_NAND_TWHRE(0x0f)
377#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
378
York Sun7f945ca2016-11-16 13:30:06 -0800379#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800380/* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
381/* ONFI NAND Flash mode0 Timing Params */
382#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
383 FTIM0_NAND_TWP(0x18) | \
384 FTIM0_NAND_TWCHT(0x07) | \
385 FTIM0_NAND_TWH(0x0a))
386#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
387 FTIM1_NAND_TWBE(0x39) | \
388 FTIM1_NAND_TRR(0x0e) | \
389 FTIM1_NAND_TRP(0x18))
390#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
391 FTIM2_NAND_TREH(0x0a) | \
392 FTIM2_NAND_TWHRE(0x1e))
393#define CONFIG_SYS_NAND_FTIM3 0x0
394#endif
395
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000396#define CONFIG_SYS_NAND_DDR_LAW 11
397
398/* Set up IFC registers for boot location NOR/NAND */
Miquel Raynald0935362019-10-03 19:50:03 +0200399#if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500400#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
401#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
402#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
403#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
404#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
405#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
406#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
407#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
408#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
409#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
410#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
411#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
412#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
413#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
414#else
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000415#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
416#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
417#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
418#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
419#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
420#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
421#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
422#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
423#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
424#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
425#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
426#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
427#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
428#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500429#endif
430
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000431/* CPLD on IFC */
432#define CONFIG_SYS_CPLD_BASE 0xffb00000
433
434#ifdef CONFIG_PHYS_64BIT
435#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
436#else
437#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
438#endif
439
440#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
441 | CSPR_PORT_SIZE_8 \
442 | CSPR_MSEL_GPCM \
443 | CSPR_V)
444#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
445#define CONFIG_SYS_CSOR3 0x0
446/* CPLD Timing parameters for IFC CS3 */
447#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
448 FTIM0_GPCM_TEADC(0x0e) | \
449 FTIM0_GPCM_TEAHC(0x0e))
450#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
451 FTIM1_GPCM_TRAD(0x1f))
452#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800453 FTIM2_GPCM_TCH(0x8) | \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000454 FTIM2_GPCM_TWP(0x1f))
455#define CONFIG_SYS_CS3_FTIM3 0x0
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000456
Aneesh Bansala40370d2014-03-07 19:12:09 +0530457#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
458 defined(CONFIG_RAMBOOT_NAND)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000459#define CONFIG_SYS_RAMBOOT
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000460#else
461#undef CONFIG_SYS_RAMBOOT
462#endif
463
Prabhakar Kushwahad324f472013-04-16 13:27:44 +0530464#ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
Aneesh Bansalc24c0f32014-01-20 14:57:03 +0530465#if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwahad324f472013-04-16 13:27:44 +0530466#define CONFIG_A003399_NOR_WORKAROUND
467#endif
468#endif
469
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000470#define CONFIG_SYS_INIT_RAM_LOCK
471#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700472#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000473
York Sun515fbb42016-04-06 13:22:10 -0700474#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000475 - GENERATED_GBL_DATA_SIZE)
476#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
477
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530478#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000479#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
480
Ying Zhang1233cbc2014-01-24 15:50:09 +0800481/*
482 * Config the L2 Cache as L2 SRAM
483 */
484#if defined(CONFIG_SPL_BUILD)
485#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
486#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
487#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
488#define CONFIG_SYS_L2_SIZE (256 << 10)
489#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
490#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
491#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800492#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
493#define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
494#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
Miquel Raynald0935362019-10-03 19:50:03 +0200495#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800496#ifdef CONFIG_TPL_BUILD
497#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
498#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
499#define CONFIG_SYS_L2_SIZE (256 << 10)
500#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
501#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
502#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
503#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
504#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
505#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
506#else
507#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
508#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
509#define CONFIG_SYS_L2_SIZE (256 << 10)
510#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
511#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
512#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
513#endif
514#endif
515#endif
516
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000517/* Serial Port */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000518#undef CONFIG_SERIAL_SOFTWARE_FIFO
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000519#define CONFIG_SYS_NS16550_SERIAL
520#define CONFIG_SYS_NS16550_REG_SIZE 1
521#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800522#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500523#define CONFIG_NS16550_MIN_FUNCTIONS
524#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000525
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000526#define CONFIG_SYS_BAUDRATE_TABLE \
527 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
528
529#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
530#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
531
Heiko Schocherf2850742012-10-24 13:48:22 +0200532/* I2C */
Biwen Li6a2d8d12020-05-01 20:04:13 +0800533#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200534#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200535#define CONFIG_SYS_FSL_I2C_SPEED 400000
536#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
537#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
538#define CONFIG_SYS_FSL_I2C2_SPEED 400000
539#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
540#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Biwen Li6a2d8d12020-05-01 20:04:13 +0800541#else
542#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
543#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
544#endif
Shengzhou Liu36446ef2013-09-13 14:46:02 +0800545#define I2C_PCA9557_ADDR1 0x18
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800546#define I2C_PCA9557_ADDR2 0x19
Shengzhou Liu36446ef2013-09-13 14:46:02 +0800547#define I2C_PCA9557_BUS_NUM 0
Biwen Li6a2d8d12020-05-01 20:04:13 +0800548#define CONFIG_SYS_I2C_FSL
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000549
550/* I2C EEPROM */
York Sun7f945ca2016-11-16 13:30:06 -0800551#if defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800552#define CONFIG_ID_EEPROM
553#ifdef CONFIG_ID_EEPROM
554#define CONFIG_SYS_I2C_EEPROM_NXID
555#endif
556#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
557#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
558#define CONFIG_SYS_EEPROM_BUS_NUM 0
559#define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
560#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000561/* enable read and write access to EEPROM */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000562#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
563#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
564#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
565
566/* RTC */
567#define CONFIG_RTC_PT7C4338
568#define CONFIG_SYS_I2C_RTC_ADDR 0x68
569
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000570/*
571 * SPI interface will not be available in case of NAND boot SPI CS0 will be
572 * used for SLIC
573 */
Miquel Raynald0935362019-10-03 19:50:03 +0200574#if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000575/* eSPI - Enhanced SPI */
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500576#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000577
578#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000579#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
580#define CONFIG_TSEC1 1
581#define CONFIG_TSEC1_NAME "eTSEC1"
582#define CONFIG_TSEC2 1
583#define CONFIG_TSEC2_NAME "eTSEC2"
584#define CONFIG_TSEC3 1
585#define CONFIG_TSEC3_NAME "eTSEC3"
586
587#define TSEC1_PHY_ADDR 1
588#define TSEC2_PHY_ADDR 0
589#define TSEC3_PHY_ADDR 2
590
591#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
592#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
593#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
594
595#define TSEC1_PHYIDX 0
596#define TSEC2_PHYIDX 0
597#define TSEC3_PHYIDX 0
598
599#define CONFIG_ETHPRIME "eTSEC1"
600
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000601/* TBI PHY configuration for SGMII mode */
602#define CONFIG_TSEC_TBICR_SETTINGS ( \
603 TBICR_PHY_RESET \
604 | TBICR_ANEG_ENABLE \
605 | TBICR_FULL_DUPLEX \
606 | TBICR_SPEED1_SET \
607 )
608
609#endif /* CONFIG_TSEC_ENET */
610
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000611/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000612#define CONFIG_FSL_SATA_V2
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000613
614#ifdef CONFIG_FSL_SATA
615#define CONFIG_SYS_SATA_MAX_DEVICE 2
616#define CONFIG_SATA1
617#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
618#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
619#define CONFIG_SATA2
620#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
621#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
622
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000623#define CONFIG_LBA48
624#endif /* #ifdef CONFIG_FSL_SATA */
625
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000626#ifdef CONFIG_MMC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000627#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
628#endif
629
630#define CONFIG_HAS_FSL_DR_USB
631
632#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400633#ifdef CONFIG_USB_EHCI_HCD
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000634#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
635#define CONFIG_USB_EHCI_FSL
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000636#endif
637#endif
638
639/*
640 * Environment
641 */
Ying Zhang1233cbc2014-01-24 15:50:09 +0800642#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000643#define CONFIG_FSL_FIXED_MMC_LOCATION
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000644#define CONFIG_SYS_MMC_ENV_DEV 0
Miquel Raynald0935362019-10-03 19:50:03 +0200645#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800646#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500647#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhang1233cbc2014-01-24 15:50:09 +0800648#else
York Sun7f945ca2016-11-16 13:30:06 -0800649#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800650#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
York Sun7f945ca2016-11-16 13:30:06 -0800651#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800652#define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
653#endif
Ying Zhang1233cbc2014-01-24 15:50:09 +0800654#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000655#endif
656
657#define CONFIG_LOADS_ECHO /* echo on for serial download */
658#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
659
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000660#undef CONFIG_WATCHDOG /* watchdog disabled */
661
Tom Riniceed5d22017-05-12 22:33:27 -0400662#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000663 || defined(CONFIG_FSL_SATA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000664#endif
665
666/*
667 * Miscellaneous configurable options
668 */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000669#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000670
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000671/*
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000672 * For booting Linux, the board info and command line data
673 * have to be in the first 64 MB of memory, since this is
674 * the maximum mapped by the Linux kernel during initialization.
675 */
676#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
677#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
678
679#if defined(CONFIG_CMD_KGDB)
680#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000681#endif
682
683/*
684 * Environment Configuration
685 */
686
687#if defined(CONFIG_TSEC_ENET)
688#define CONFIG_HAS_ETH0
689#define CONFIG_HAS_ETH1
690#define CONFIG_HAS_ETH2
691#endif
692
Joe Hershberger257ff782011-10-13 13:03:47 +0000693#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000694#define CONFIG_BOOTFILE "uImage"
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000695#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
696
697/* default location for tftp and bootm */
698#define CONFIG_LOADADDR 1000000
699
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000700#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200701 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000702 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200703 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000704 "loadaddr=1000000\0" \
705 "consoledev=ttyS0\0" \
706 "ramdiskaddr=2000000\0" \
707 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500708 "fdtaddr=1e00000\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000709 "fdtfile=p1010rdb.dtb\0" \
710 "bdev=sda1\0" \
711 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
712 "othbootargs=ramdisk_size=600000\0" \
713 "usbfatboot=setenv bootargs root=/dev/ram rw " \
714 "console=$consoledev,$baudrate $othbootargs; " \
715 "usb start;" \
716 "fatload usb 0:2 $loadaddr $bootfile;" \
717 "fatload usb 0:2 $fdtaddr $fdtfile;" \
718 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
719 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
720 "usbext2boot=setenv bootargs root=/dev/ram rw " \
721 "console=$consoledev,$baudrate $othbootargs; " \
722 "usb start;" \
723 "ext2load usb 0:4 $loadaddr $bootfile;" \
724 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
725 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800726 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
727 CONFIG_BOOTMODE
728
York Sun7f945ca2016-11-16 13:30:06 -0800729#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800730#define CONFIG_BOOTMODE \
731 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
732 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
733 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
734 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
735 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
736 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
737
York Sun7f945ca2016-11-16 13:30:06 -0800738#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800739#define CONFIG_BOOTMODE \
740 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
741 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
742 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
743 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
744 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
745 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
746 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
747 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
748 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
749 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
750#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000751
752#define CONFIG_RAMBOOTCOMMAND \
753 "setenv bootargs root=/dev/ram rw " \
754 "console=$consoledev,$baudrate $othbootargs; " \
755 "tftp $ramdiskaddr $ramdiskfile;" \
756 "tftp $loadaddr $bootfile;" \
757 "tftp $fdtaddr $fdtfile;" \
758 "bootm $loadaddr $ramdiskaddr $fdtaddr"
759
760#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
761
Ruchika Guptab36ccc52011-06-08 22:52:48 -0500762#include <asm/fsl_secure_boot.h>
Ruchika Guptab36ccc52011-06-08 22:52:48 -0500763
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000764#endif /* __CONFIG_H */