blob: 073ffca6b62794760cc9b194a6fc33ca1a49f6b7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut1fbd4232020-05-17 18:24:14 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk39158312008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk99726cc2011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burton52505922014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut1fbd4232020-05-17 18:24:14 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burton52505922014-04-07 16:41:46 +010079
Marek Vasute549f0f2020-05-17 18:24:11 +020080struct pcnet_priv {
Marek Vasut1fbd4232020-05-17 18:24:14 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk39158312008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut1fbd4232020-05-17 18:24:14 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +020085 int cur_rx;
86 int cur_tx;
Marek Vasute549f0f2020-05-17 18:24:11 +020087};
wdenkc6097192002-11-03 00:24:07 +000088
Marek Vasute549f0f2020-05-17 18:24:11 +020089static struct pcnet_priv *lp;
wdenkc6097192002-11-03 00:24:07 +000090
91/* Offsets from base I/O address for WIO mode */
92#define PCNET_RDP 0x10
93#define PCNET_RAP 0x12
94#define PCNET_RESET 0x14
95#define PCNET_BDP 0x16
96
Paul Burton70ab8c02013-11-08 11:18:43 +000097static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000098{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +020099 void __iomem *base = (void __iomem *)dev->iobase;
100
101 writew(index, base + PCNET_RAP);
102 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000103}
104
Paul Burton70ab8c02013-11-08 11:18:43 +0000105static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000106{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200107 void __iomem *base = (void __iomem *)dev->iobase;
108
109 writew(index, base + PCNET_RAP);
110 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Paul Burton70ab8c02013-11-08 11:18:43 +0000113static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000114{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200115 void __iomem *base = (void __iomem *)dev->iobase;
116
117 writew(index, base + PCNET_RAP);
118 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000119}
120
Paul Burton70ab8c02013-11-08 11:18:43 +0000121static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000122{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200123 void __iomem *base = (void __iomem *)dev->iobase;
124
125 writew(index, base + PCNET_RAP);
126 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000127}
128
Paul Burton70ab8c02013-11-08 11:18:43 +0000129static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000130{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200131 void __iomem *base = (void __iomem *)dev->iobase;
132
133 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000134}
135
Paul Burton70ab8c02013-11-08 11:18:43 +0000136static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000137{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200138 void __iomem *base = (void __iomem *)dev->iobase;
139
140 writew(88, base + PCNET_RAP);
141 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000142}
143
Wolfgang Denk39158312008-04-24 23:44:26 +0200144static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000145static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk39158312008-04-24 23:44:26 +0200146static int pcnet_recv (struct eth_device *dev);
147static void pcnet_halt (struct eth_device *dev);
148static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000149
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100150static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton38004ad2016-05-26 14:49:34 +0100151 void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100152{
Paul Burtoned228752016-05-26 14:49:35 +0100153 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100154 void *virt_addr = addr;
155
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100156 return pci_virt_to_mem(devbusfn, virt_addr);
157}
wdenkc6097192002-11-03 00:24:07 +0000158
159static struct pci_device_id supported[] = {
Marek Vasutab3be702020-05-17 18:24:13 +0200160 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk39158312008-04-24 23:44:26 +0200161 {}
wdenkc6097192002-11-03 00:24:07 +0000162};
163
164
Paul Burton70ab8c02013-11-08 11:18:43 +0000165int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000166{
Wolfgang Denk39158312008-04-24 23:44:26 +0200167 pci_dev_t devbusfn;
168 struct eth_device *dev;
169 u16 command, status;
170 int dev_nr = 0;
Paul Burton351ff112016-05-26 17:32:29 +0100171 u32 bar;
wdenkc6097192002-11-03 00:24:07 +0000172
Paul Burton70ab8c02013-11-08 11:18:43 +0000173 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000174
Wolfgang Denk39158312008-04-24 23:44:26 +0200175 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000176
Wolfgang Denk39158312008-04-24 23:44:26 +0200177 /*
178 * Find the PCnet PCI device(s).
179 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000180 devbusfn = pci_find_devices(supported, dev_nr);
181 if (devbusfn < 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200182 break;
wdenkc6097192002-11-03 00:24:07 +0000183
Wolfgang Denk39158312008-04-24 23:44:26 +0200184 /*
185 * Allocate and pre-fill the device structure.
186 */
Marek Vasut9b2f30c2020-05-17 18:24:15 +0200187 dev = calloc(1, sizeof(*dev));
Nobuhiro Iwamatsua836a292010-10-19 14:03:45 +0900188 if (!dev) {
189 printf("pcnet: Can not allocate memory\n");
190 break;
191 }
Marek Vasut017fe002020-05-17 18:24:16 +0200192
193 /*
194 * We only maintain one structure because the drivers will
195 * never be used concurrently. In 32bit mode the RX and TX
196 * ring entries must be aligned on 16-byte boundaries.
197 */
198 if (!lp) {
199 lp = malloc_cache_aligned(sizeof(*lp));
200 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
201 sizeof(lp->ucp), MAP_NOCACHE);
202 flush_dcache_range((unsigned long)lp,
203 (unsigned long)lp + sizeof(*lp));
204 }
205
Paul Burtoned228752016-05-26 14:49:35 +0100206 dev->priv = (void *)(unsigned long)devbusfn;
Paul Burton70ab8c02013-11-08 11:18:43 +0000207 sprintf(dev->name, "pcnet#%d", dev_nr);
wdenkc6097192002-11-03 00:24:07 +0000208
Wolfgang Denk39158312008-04-24 23:44:26 +0200209 /*
210 * Setup the PCI device.
211 */
Marek Vasut04235cc2020-04-18 05:11:05 +0200212 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
213 dev->iobase = pci_mem_to_phys(devbusfn, bar);
Wolfgang Denk39158312008-04-24 23:44:26 +0200214 dev->iobase &= ~0xf;
wdenkc6097192002-11-03 00:24:07 +0000215
Paul Burtoned228752016-05-26 14:49:35 +0100216 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
217 dev->name, devbusfn, (unsigned long)dev->iobase);
wdenkc6097192002-11-03 00:24:07 +0000218
Marek Vasut04235cc2020-04-18 05:11:05 +0200219 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
Paul Burton70ab8c02013-11-08 11:18:43 +0000220 pci_write_config_word(devbusfn, PCI_COMMAND, command);
221 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200222 if ((status & command) != command) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000223 printf("%s: Couldn't enable IO access or Bus Mastering\n",
224 dev->name);
225 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200226 continue;
227 }
wdenkc6097192002-11-03 00:24:07 +0000228
Paul Burton70ab8c02013-11-08 11:18:43 +0000229 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
wdenkc6097192002-11-03 00:24:07 +0000230
Wolfgang Denk39158312008-04-24 23:44:26 +0200231 /*
232 * Probe the PCnet chip.
233 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000234 if (pcnet_probe(dev, bis, dev_nr) < 0) {
235 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200236 continue;
237 }
wdenkc6097192002-11-03 00:24:07 +0000238
Wolfgang Denk39158312008-04-24 23:44:26 +0200239 /*
240 * Setup device structure and register the driver.
241 */
242 dev->init = pcnet_init;
243 dev->halt = pcnet_halt;
244 dev->send = pcnet_send;
245 dev->recv = pcnet_recv;
wdenkc6097192002-11-03 00:24:07 +0000246
Paul Burton70ab8c02013-11-08 11:18:43 +0000247 eth_register(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200248 }
wdenkc6097192002-11-03 00:24:07 +0000249
Paul Burton70ab8c02013-11-08 11:18:43 +0000250 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000251
Wolfgang Denk39158312008-04-24 23:44:26 +0200252 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000253}
254
Paul Burton70ab8c02013-11-08 11:18:43 +0000255static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000256{
Wolfgang Denk39158312008-04-24 23:44:26 +0200257 int chip_version;
258 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200259 int i;
wdenkc6097192002-11-03 00:24:07 +0000260
Wolfgang Denk39158312008-04-24 23:44:26 +0200261 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000262 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000263
Wolfgang Denk39158312008-04-24 23:44:26 +0200264 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000265 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
266 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200267 return -1;
268 }
wdenkc6097192002-11-03 00:24:07 +0000269
Wolfgang Denk39158312008-04-24 23:44:26 +0200270 /* Identify the chip */
271 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000272 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200273 if ((chip_version & 0xfff) != 0x003)
274 return -1;
275 chip_version = (chip_version >> 12) & 0xffff;
276 switch (chip_version) {
277 case 0x2621:
278 chipname = "PCnet/PCI II 79C970A"; /* PCI */
279 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200280 case 0x2625:
281 chipname = "PCnet/FAST III 79C973"; /* PCI */
282 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200283 case 0x2627:
284 chipname = "PCnet/FAST III 79C975"; /* PCI */
285 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200286 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000287 printf("%s: PCnet version %#x not supported\n",
288 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200289 return -1;
290 }
wdenkc6097192002-11-03 00:24:07 +0000291
Paul Burton70ab8c02013-11-08 11:18:43 +0000292 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000293
Wolfgang Denk39158312008-04-24 23:44:26 +0200294 /*
295 * In most chips, after a chip reset, the ethernet address is read from
296 * the station address PROM at the base address and programmed into the
297 * "Physical Address Registers" CSR12-14.
298 */
299 for (i = 0; i < 3; i++) {
300 unsigned int val;
301
Paul Burton70ab8c02013-11-08 11:18:43 +0000302 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200303 /* There may be endianness issues here. */
304 dev->enetaddr[2 * i] = val & 0x0ff;
305 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
306 }
wdenkc6097192002-11-03 00:24:07 +0000307
Wolfgang Denk39158312008-04-24 23:44:26 +0200308 return 0;
wdenkc6097192002-11-03 00:24:07 +0000309}
310
Paul Burton70ab8c02013-11-08 11:18:43 +0000311static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000312{
Paul Burton52505922014-04-07 16:41:46 +0100313 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200314 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100315 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000316
Paul Burton70ab8c02013-11-08 11:18:43 +0000317 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000318
Wolfgang Denk39158312008-04-24 23:44:26 +0200319 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000320 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000321
Wolfgang Denk39158312008-04-24 23:44:26 +0200322 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000323 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200324 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000325 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000326
Wolfgang Denk39158312008-04-24 23:44:26 +0200327 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000328 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200329 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000330 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000331
Wolfgang Denk39158312008-04-24 23:44:26 +0200332 /*
Paul Burton03261c02013-11-08 11:18:46 +0000333 * Enable NOUFLO on supported controllers, with the transmit
334 * start point set to the full packet. This will cause entire
335 * packets to be buffered by the ethernet controller before
336 * transmission, eliminating underflows which are common on
337 * slower devices. Controllers which do not support NOUFLO will
338 * simply be left with a larger transmit FIFO threshold.
339 */
340 val = pcnet_read_bcr(dev, 18);
341 val |= 1 << 11;
342 pcnet_write_bcr(dev, 18, val);
343 val = pcnet_read_csr(dev, 80);
344 val |= 0x3 << 10;
345 pcnet_write_csr(dev, 80, val);
346
Paul Burton52505922014-04-07 16:41:46 +0100347 uc = lp->uc;
348
349 uc->init_block.mode = cpu_to_le16(0x0000);
350 uc->init_block.filter[0] = 0x00000000;
351 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000352
Wolfgang Denk39158312008-04-24 23:44:26 +0200353 /*
354 * Initialize the Rx ring.
355 */
356 lp->cur_rx = 0;
357 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut1fbd4232020-05-17 18:24:14 +0200358 addr = pcnet_virt_to_mem(dev, lp->rx_buf[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100359 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100360 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
361 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200362 PCNET_DEBUG1
363 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100364 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
365 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200366 }
wdenkc6097192002-11-03 00:24:07 +0000367
Wolfgang Denk39158312008-04-24 23:44:26 +0200368 /*
369 * Initialize the Tx ring. The Tx buffer address is filled in as
370 * needed, but we do need to clear the upper ownership bit.
371 */
372 lp->cur_tx = 0;
373 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100374 uc->tx_ring[i].base = 0;
375 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200376 }
wdenkc6097192002-11-03 00:24:07 +0000377
Wolfgang Denk39158312008-04-24 23:44:26 +0200378 /*
379 * Setup Init Block.
380 */
Paul Burton52505922014-04-07 16:41:46 +0100381 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000382
Wolfgang Denk39158312008-04-24 23:44:26 +0200383 for (i = 0; i < 6; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100384 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
385 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200386 }
wdenkc6097192002-11-03 00:24:07 +0000387
Paul Burton52505922014-04-07 16:41:46 +0100388 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000389 RX_RING_LEN_BITS);
Paul Burton38004ad2016-05-26 14:49:34 +0100390 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100391 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton38004ad2016-05-26 14:49:34 +0100392 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100393 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000394
Paul Burton70ab8c02013-11-08 11:18:43 +0000395 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100396 uc->init_block.tlen_rlen,
397 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000398
Wolfgang Denk39158312008-04-24 23:44:26 +0200399 /*
400 * Tell the controller where the Init Block is located.
401 */
Paul Burton52505922014-04-07 16:41:46 +0100402 barrier();
Paul Burton38004ad2016-05-26 14:49:34 +0100403 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton70ab8c02013-11-08 11:18:43 +0000404 pcnet_write_csr(dev, 1, addr & 0xffff);
405 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000406
Paul Burton70ab8c02013-11-08 11:18:43 +0000407 pcnet_write_csr(dev, 4, 0x0915);
408 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000409
Wolfgang Denk39158312008-04-24 23:44:26 +0200410 /* Wait for Init Done bit */
411 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000412 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200413 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000414 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200415 }
416 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000417 printf("%s: TIMEOUT: controller init failed\n", dev->name);
418 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200419 return -1;
420 }
wdenkc6097192002-11-03 00:24:07 +0000421
Wolfgang Denk39158312008-04-24 23:44:26 +0200422 /*
423 * Finally start network controller operation.
424 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000425 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000426
Wolfgang Denk39158312008-04-24 23:44:26 +0200427 return 0;
wdenkc6097192002-11-03 00:24:07 +0000428}
429
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000430static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000431{
Wolfgang Denk39158312008-04-24 23:44:26 +0200432 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100433 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100434 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000435
Paul Burton70ab8c02013-11-08 11:18:43 +0000436 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
437 packet);
wdenkc6097192002-11-03 00:24:07 +0000438
Paul Burton5edb7d82013-11-08 11:18:45 +0000439 flush_dcache_range((unsigned long)packet,
440 (unsigned long)packet + pkt_len);
441
Wolfgang Denk39158312008-04-24 23:44:26 +0200442 /* Wait for completion by testing the OWN bit */
443 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100444 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200445 if ((status & 0x8000) == 0)
446 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000447 udelay(100);
448 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200449 }
450 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000451 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
452 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200453 pkt_len = 0;
454 goto failure;
455 }
wdenkc6097192002-11-03 00:24:07 +0000456
Wolfgang Denk39158312008-04-24 23:44:26 +0200457 /*
458 * Setup Tx ring. Caution: the write order is important here,
459 * set the status with the "ownership" bits last.
460 */
Paul Burton38004ad2016-05-26 14:49:34 +0100461 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100462 writew(-pkt_len, &entry->length);
463 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100464 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100465 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000466
Wolfgang Denk39158312008-04-24 23:44:26 +0200467 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000468 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000469
Wolfgang Denk39158312008-04-24 23:44:26 +0200470 failure:
471 if (++lp->cur_tx >= TX_RING_SIZE)
472 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000473
Paul Burton70ab8c02013-11-08 11:18:43 +0000474 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200475 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000476}
477
Wolfgang Denk39158312008-04-24 23:44:26 +0200478static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000479{
Wolfgang Denk39158312008-04-24 23:44:26 +0200480 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100481 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200482 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100483 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000484
Wolfgang Denk39158312008-04-24 23:44:26 +0200485 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100486 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200487 /*
488 * If we own the next entry, it's a new packet. Send it up.
489 */
Paul Burton14e47402014-04-07 16:41:48 +0100490 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000491 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200492 break;
Paul Burton14e47402014-04-07 16:41:48 +0100493 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000494
Paul Burton14e47402014-04-07 16:41:48 +0100495 if (err_status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000496 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100497 PCNET_DEBUG1(" (status=0x%x)", err_status);
498 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000499 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100500 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000501 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100502 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000503 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100504 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000505 printf(" Fifo");
506 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100507 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000508
Wolfgang Denk39158312008-04-24 23:44:26 +0200509 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100510 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200511 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000512 printf("%s: Rx%d: invalid packet length %d\n",
513 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200514 } else {
Marek Vasut1fbd4232020-05-17 18:24:14 +0200515 buf = lp->rx_buf[lp->cur_rx];
Paul Burton7f3c38e2014-04-07 16:41:47 +0100516 invalidate_dcache_range((unsigned long)buf,
517 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500518 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000519 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100520 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200521 }
522 }
Paul Burton14e47402014-04-07 16:41:48 +0100523
524 status |= 0x8000;
525 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000526
Wolfgang Denk39158312008-04-24 23:44:26 +0200527 if (++lp->cur_rx >= RX_RING_SIZE)
528 lp->cur_rx = 0;
529 }
530 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000531}
532
Paul Burton70ab8c02013-11-08 11:18:43 +0000533static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000534{
Wolfgang Denk39158312008-04-24 23:44:26 +0200535 int i;
wdenkc6097192002-11-03 00:24:07 +0000536
Paul Burton70ab8c02013-11-08 11:18:43 +0000537 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000538
Wolfgang Denk39158312008-04-24 23:44:26 +0200539 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000540 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000541
Wolfgang Denk39158312008-04-24 23:44:26 +0200542 /* Wait for Stop bit */
543 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000544 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200545 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000546 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200547 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000548 if (i <= 0)
549 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000550}