blob: 29eb59a3cba1e30638c3796b61b4e83734e4003b [file] [log] [blame]
Marek Vasut2e8edf52013-04-25 10:16:03 +00001/*
Marek Vasut3cb457d2017-04-05 13:31:02 +02002 * Aries M53 configuration
Marek Vasut2e8edf52013-04-25 10:16:03 +00003 * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut2e8edf52013-04-25 10:16:03 +00006 */
7
8#ifndef __M53EVK_CONFIG_H__
9#define __M53EVK_CONFIG_H__
10
Marek Vasut2e8edf52013-04-25 10:16:03 +000011#define CONFIG_MXC_GPIO
Marek Vasut2e8edf52013-04-25 10:16:03 +000012
13#include <asm/arch/imx-regs.h>
14
Marek Vasut2e8edf52013-04-25 10:16:03 +000015#define CONFIG_REVISION_TAG
Gong Qianyu52de2e52015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Marek Vasut2e8edf52013-04-25 10:16:03 +000017
Marek Vasutc6b14c72014-06-26 11:01:30 +020018#define CONFIG_TIMESTAMP /* Print image info with timestamp */
19
Marek Vasut2e8edf52013-04-25 10:16:03 +000020/*
Marek Vasut2e8edf52013-04-25 10:16:03 +000021 * Memory configurations
22 */
23#define CONFIG_NR_DRAM_BANKS 2
24#define PHYS_SDRAM_1 CSD0_BASE_ADDR
Marek Vasut448cd282014-03-28 08:31:01 +010025#define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size)
Marek Vasut2e8edf52013-04-25 10:16:03 +000026#define PHYS_SDRAM_2 CSD1_BASE_ADDR
Marek Vasut448cd282014-03-28 08:31:01 +010027#define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size)
28#define PHYS_SDRAM_SIZE (gd->ram_size)
Marek Vasut2e8edf52013-04-25 10:16:03 +000029#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
30#define CONFIG_SYS_MEMTEST_START 0x70000000
Marek Vasutb424ab92014-03-28 08:31:00 +010031#define CONFIG_SYS_MEMTEST_END 0x8ff00000
Marek Vasut2e8edf52013-04-25 10:16:03 +000032
33#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
34#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
35#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
36
37#define CONFIG_SYS_INIT_SP_OFFSET \
38 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
39#define CONFIG_SYS_INIT_SP_ADDR \
40 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
41
42#define CONFIG_SYS_TEXT_BASE 0x71000000
43
44/*
45 * U-Boot general configurations
46 */
47#define CONFIG_SYS_LONGHELP
Marek Vasut2e8edf52013-04-25 10:16:03 +000048#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Marek Vasut2e8edf52013-04-25 10:16:03 +000049#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
50#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
51 /* Boot argument buffer size */
Marek Vasut2e8edf52013-04-25 10:16:03 +000052#define CONFIG_AUTO_COMPLETE /* Command auto complete */
53#define CONFIG_CMDLINE_EDITING /* Command history etc */
Marek Vasut2e8edf52013-04-25 10:16:03 +000054
55/*
56 * Serial Driver
57 */
58#define CONFIG_MXC_UART
59#define CONFIG_MXC_UART_BASE UART2_BASE
60#define CONFIG_CONS_INDEX 1
Marek Vasut2e8edf52013-04-25 10:16:03 +000061
62/*
63 * MMC Driver
64 */
65#ifdef CONFIG_CMD_MMC
Marek Vasut2e8edf52013-04-25 10:16:03 +000066#define CONFIG_FSL_ESDHC
67#define CONFIG_SYS_FSL_ESDHC_ADDR 0
68#define CONFIG_SYS_FSL_ESDHC_NUM 1
69#endif
70
71/*
72 * NAND
73 */
74#define CONFIG_ENV_SIZE (16 * 1024)
75#ifdef CONFIG_CMD_NAND
76#define CONFIG_SYS_MAX_NAND_DEVICE 1
77#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR_AXI
Marek Vasut2e8edf52013-04-25 10:16:03 +000078#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR_AXI
79#define CONFIG_MXC_NAND_IP_REGS_BASE NFC_BASE_ADDR
80#define CONFIG_SYS_NAND_LARGEPAGE
81#define CONFIG_MXC_NAND_HWECC
82#define CONFIG_SYS_NAND_USE_FLASH_BBT
83
84/* Environment is in NAND */
Marek Vasut2e8edf52013-04-25 10:16:03 +000085#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
86#define CONFIG_ENV_SECT_SIZE (128 * 1024)
Marek Vasut360112b2014-06-26 11:01:31 +020087#define CONFIG_ENV_RANGE (4 * CONFIG_ENV_SECT_SIZE)
88#define CONFIG_ENV_OFFSET (8 * CONFIG_ENV_SECT_SIZE) /* 1 MiB */
Marek Vasut2e8edf52013-04-25 10:16:03 +000089#define CONFIG_ENV_OFFSET_REDUND \
90 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
91
Marek Vasut2e8edf52013-04-25 10:16:03 +000092#define CONFIG_MTD_DEVICE
93#define CONFIG_MTD_PARTITIONS
Marek Vasut2e8edf52013-04-25 10:16:03 +000094#endif
95
96/*
97 * Ethernet on SOC (FEC)
98 */
99#ifdef CONFIG_CMD_NET
100#define CONFIG_FEC_MXC
101#define IMX_FEC_BASE FEC_BASE_ADDR
102#define CONFIG_FEC_MXC_PHYADDR 0x0
103#define CONFIG_MII
104#define CONFIG_DISCOVER_PHY
105#define CONFIG_FEC_XCV_TYPE RMII
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200106#define CONFIG_ETHPRIME "FEC0"
Marek Vasut2e8edf52013-04-25 10:16:03 +0000107#endif
108
109/*
110 * I2C
111 */
112#ifdef CONFIG_CMD_I2C
trem03997412013-09-21 18:13:36 +0200113#define CONFIG_SYS_I2C
114#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200115#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
116#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700117#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Marek Vasut4e183e52014-07-25 17:23:35 +0200118#define CONFIG_SYS_RTC_BUS_NUM 1 /* I2C2 */
Marek Vasut2e8edf52013-04-25 10:16:03 +0000119#endif
120
121/*
122 * RTC
123 */
124#ifdef CONFIG_CMD_DATE
125#define CONFIG_RTC_M41T62
126#define CONFIG_SYS_I2C_RTC_ADDR 0x68
127#define CONFIG_SYS_M41T11_BASE_YEAR 2000
128#endif
129
130/*
131 * USB
132 */
133#ifdef CONFIG_CMD_USB
Marek Vasut2e8edf52013-04-25 10:16:03 +0000134#define CONFIG_USB_EHCI_MX5
Marek Vasut2e8edf52013-04-25 10:16:03 +0000135#define CONFIG_MXC_USB_PORT 1
136#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
137#define CONFIG_MXC_USB_FLAGS 0
138#endif
139
140/*
141 * SATA
142 */
143#ifdef CONFIG_CMD_SATA
144#define CONFIG_DWC_AHSATA
145#define CONFIG_SYS_SATA_MAX_DEVICE 1
146#define CONFIG_DWC_AHSATA_PORT_ID 0
147#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR
148#define CONFIG_LBA48
149#define CONFIG_LIBATA
150#endif
151
152/*
Marek Vasutfb59a782013-12-02 17:01:42 +0100153 * LCD
154 */
155#ifdef CONFIG_VIDEO
156#define CONFIG_VIDEO_IPUV3
Marek Vasutfb59a782013-12-02 17:01:42 +0100157#define CONFIG_VIDEO_BMP_RLE8
Marek Vasutc6b14c72014-06-26 11:01:30 +0200158#define CONFIG_VIDEO_BMP_GZIP
Marek Vasutfb59a782013-12-02 17:01:42 +0100159#define CONFIG_SPLASH_SCREEN
Marek Vasutc6b14c72014-06-26 11:01:30 +0200160#define CONFIG_SPLASHIMAGE_GUARD
161#define CONFIG_SPLASH_SCREEN_ALIGN
Marek Vasutfb59a782013-12-02 17:01:42 +0100162#define CONFIG_BMP_16BPP
163#define CONFIG_VIDEO_LOGO
Marek Vasutc6b14c72014-06-26 11:01:30 +0200164#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
Marek Vasutfb59a782013-12-02 17:01:42 +0100165#endif
166
167/*
Marek Vasut2e8edf52013-04-25 10:16:03 +0000168 * Boot Linux
169 */
170#define CONFIG_CMDLINE_TAG
171#define CONFIG_INITRD_TAG
172#define CONFIG_REVISION_TAG
173#define CONFIG_SETUP_MEMORY_TAGS
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200174#define CONFIG_BOOTFILE "fitImage"
Marek Vasut2e8edf52013-04-25 10:16:03 +0000175#define CONFIG_LOADADDR 0x70800000
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200176#define CONFIG_BOOTCOMMAND "run mmc_mmc"
Marek Vasut2e8edf52013-04-25 10:16:03 +0000177#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Marek Vasut2e8edf52013-04-25 10:16:03 +0000178
179/*
180 * NAND SPL
181 */
Marek Vasut2e8edf52013-04-25 10:16:03 +0000182#define CONFIG_SPL_FRAMEWORK
183#define CONFIG_SPL_TARGET "u-boot-with-nand-spl.imx"
Marek Vasut2e8edf52013-04-25 10:16:03 +0000184#define CONFIG_SPL_TEXT_BASE 0x70008000
185#define CONFIG_SPL_PAD_TO 0x8000
186#define CONFIG_SPL_STACK 0x70004000
Marek Vasut2e8edf52013-04-25 10:16:03 +0000187
188#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
189#define CONFIG_SYS_NAND_PAGE_SIZE 2048
190#define CONFIG_SYS_NAND_OOBSIZE 64
191#define CONFIG_SYS_NAND_PAGE_COUNT 64
192#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
193#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
194
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200195/*
196 * Extra Environments
197 */
198#define CONFIG_PREBOOT "run try_bootscript"
199#define CONFIG_HOSTNAME m53evk
200
201#define CONFIG_EXTRA_ENV_SETTINGS \
202 "consdev=ttymxc1\0" \
203 "baudrate=115200\0" \
204 "bootscript=boot.scr\0" \
205 "bootdev=/dev/mmcblk0p1\0" \
206 "rootdev=/dev/mmcblk0p2\0" \
207 "netdev=eth0\0" \
208 "rootpath=/opt/eldk-5.5/armv7a-hf/rootfs-qte-sdk\0" \
209 "kernel_addr_r=0x72000000\0" \
210 "addcons=" \
211 "setenv bootargs ${bootargs} " \
212 "console=${consdev},${baudrate}\0" \
213 "addip=" \
214 "setenv bootargs ${bootargs} " \
215 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
216 "${netmask}:${hostname}:${netdev}:off\0" \
217 "addmisc=" \
218 "setenv bootargs ${bootargs} ${miscargs}\0" \
219 "adddfltmtd=" \
220 "if test \"x${mtdparts}\" == \"x\" ; then " \
221 "mtdparts default ; " \
222 "fi\0" \
223 "addmtd=" \
224 "run adddfltmtd ; " \
225 "setenv bootargs ${bootargs} ${mtdparts}\0" \
226 "addargs=run addcons addmtd addmisc\0" \
227 "mmcload=" \
228 "mmc rescan ; " \
Marek Vasut09d6f392014-09-23 13:18:21 +0200229 "load mmc 0:1 ${kernel_addr_r} ${bootfile}\0" \
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200230 "ubiload=" \
231 "ubi part UBI ; ubifsmount ubi0:rootfs ; " \
232 "ubifsload ${kernel_addr_r} /boot/${bootfile}\0" \
233 "netload=" \
234 "tftp ${kernel_addr_r} ${hostname}/${bootfile}\0" \
235 "miscargs=nohlt panic=1\0" \
236 "mmcargs=setenv bootargs root=${rootdev} rw rootwait\0" \
237 "ubiargs=" \
238 "setenv bootargs ubi.mtd=5 " \
239 "root=ubi0:rootfs rootfstype=ubifs\0" \
240 "nfsargs=" \
241 "setenv bootargs root=/dev/nfs rw " \
242 "nfsroot=${serverip}:${rootpath},v3,tcp\0" \
243 "mmc_mmc=" \
244 "run mmcload mmcargs addargs ; " \
245 "bootm ${kernel_addr_r}\0" \
246 "mmc_ubi=" \
247 "run mmcload ubiargs addargs ; " \
248 "bootm ${kernel_addr_r}\0" \
249 "mmc_nfs=" \
250 "run mmcload nfsargs addip addargs ; " \
251 "bootm ${kernel_addr_r}\0" \
252 "ubi_mmc=" \
253 "run ubiload mmcargs addargs ; " \
254 "bootm ${kernel_addr_r}\0" \
255 "ubi_ubi=" \
256 "run ubiload ubiargs addargs ; " \
257 "bootm ${kernel_addr_r}\0" \
258 "ubi_nfs=" \
259 "run ubiload nfsargs addip addargs ; " \
260 "bootm ${kernel_addr_r}\0" \
261 "net_mmc=" \
262 "run netload mmcargs addargs ; " \
263 "bootm ${kernel_addr_r}\0" \
264 "net_ubi=" \
265 "run netload ubiargs addargs ; " \
266 "bootm ${kernel_addr_r}\0" \
267 "net_nfs=" \
268 "run netload nfsargs addip addargs ; " \
269 "bootm ${kernel_addr_r}\0" \
270 "try_bootscript=" \
271 "mmc rescan;" \
Marek Vasut5e7d9fd2014-09-23 13:18:19 +0200272 "if test -e mmc 0:1 ${bootscript} ; then " \
Marek Vasut09d6f392014-09-23 13:18:21 +0200273 "if load mmc 0:1 ${kernel_addr_r} ${bootscript};" \
Marek Vasut682aed52014-09-25 21:14:17 +0200274 "then ; " \
275 "echo Running bootscript... ; " \
276 "source ${kernel_addr_r} ; " \
Marek Vasut5e7d9fd2014-09-23 13:18:19 +0200277 "fi ; " \
Lothar Rubuschee2352e2014-06-26 11:01:32 +0200278 "fi\0"
279
Marek Vasut2e8edf52013-04-25 10:16:03 +0000280#endif /* __M53EVK_CONFIG_H__ */